GATE DRIVER AND DISPLAY DEVICE HAVING THE SAME

    公开(公告)号:US20230402012A1

    公开(公告)日:2023-12-14

    申请号:US18077405

    申请日:2022-12-08

    Abstract: A gate driver includes stages. Each stage includes: a first output part for outputting a carry signal in response to a voltage of a first node; a first input part for controlling the voltage of the first node in response to a previous carry signal; a second input part for controlling the voltage of the first node in response to a first next carry signal; a second output part for outputting a scan signal in response to the voltage of the first node; a third output part for outputting a sensing signal in response to the voltage of the first node; and a scan signal control part for applying a first low power voltage to an output terminal of the second output part to which the scan signal is output in response to a second next carry signal of which a pulse is generated before the first next carry signal.

    DISPLAY DEVICE AND METHOD OF DRIVING THE SAME

    公开(公告)号:US20230178031A1

    公开(公告)日:2023-06-08

    申请号:US17864764

    申请日:2022-07-14

    CPC classification number: G09G3/3291 G09G2330/028 G09G2310/0272

    Abstract: A display device includes a display panel including a plurality of pixels, a gate driver which provides a gate signal to corresponding pixels of the plurality of pixels, a data driver which provides a data voltage to the corresponding pixels of the plurality of pixels, a power voltage generator which provides a pixel power voltage to each of the plurality of pixels, and provides a gate power voltage to the gate driver, and a controller which provides a gate control signal to the gate driver. The pixel power voltage, the data voltage, and the gate control signal sequentially have a ground voltage level in response to a power-off signal.

    DISPLAY DEVICE
    3.
    发明公开
    DISPLAY DEVICE 审中-公开

    公开(公告)号:US20240161701A1

    公开(公告)日:2024-05-16

    申请号:US18212512

    申请日:2023-06-21

    Abstract: A display device includes a display panel and a gate driver. The gate driver includes an N-th stage (where N is a natural number) configured to output an N-th scan gate signal and output an N-th sensing gate signal. The N-th stage includes a compensator, a sixth transistor including a control electrode connected to a first node, and a ninth transistor including a control electrode connected to the first node. In a variable frequency mode, the compensator outputs a second signal to the first node in response to a first signal, and the sixth transistor does not output the N-th scan gate signal when the ninth transistor outputs the N-th sensing gate signal based on the sensing clock signal, the voltage of the first node, and the voltage of the second node.

Patent Agency Ranking