-
公开(公告)号:US20170300427A1
公开(公告)日:2017-10-19
申请号:US15487402
申请日:2017-04-13
Applicant: MEDIATEK INC.
Inventor: Chien-Hung Lin , Ming-Ju Wu , Wei-Hao Chiao , Kun-Geng Lee , Shun-Chieh Chang , Ming-Ku Chang , Chia-Hao Hsu , Pi-Cheng Hsiao
CPC classification number: G06F12/128 , G06F12/0804 , G06F12/0811 , G06F12/0831 , G06F12/084 , G06F12/0842 , G06F12/0862 , G06F2212/1016 , G06F2212/1044 , G06F2212/602 , G06F2212/621
Abstract: A multi-processor system with cache sharing has a plurality of processor sub-systems and a cache coherence interconnect circuit. The processor sub-systems have a first processor sub-system and a second processor sub-system. The first processor sub-system includes at least one first processor and a first cache coupled to the at least one first processor. The second processor sub-system includes at least one second processor and a second cache coupled to the at least one second processor. The cache coherence interconnect circuit is coupled to the processor sub-systems, and used to obtain a cache line data from an evicted cache line in the first cache, and transfer the obtained cache line data to the second cache for storage.