TECHNIQUES TO AGGREGATE COMPUTE, MEMORY AND INPUT/OUTPUT RESOURCES ACROSS DEVICES
    1.
    发明申请
    TECHNIQUES TO AGGREGATE COMPUTE, MEMORY AND INPUT/OUTPUT RESOURCES ACROSS DEVICES 审中-公开
    集成计算机,存储器和输入/输出资源的技术

    公开(公告)号:US20150007190A1

    公开(公告)日:2015-01-01

    申请号:US14129534

    申请日:2013-06-28

    IPC分类号: G06F9/50 G06F3/0488 G06F1/32

    摘要: Examples are disclosed for aggregating compute, memory and input/output (I/O) resources across devices. In some examples, a first device may migrate to a second device at least some compute, memory or I/O resources associated with executing one or more applications. Migration of at least some compute, memory or I/O resources for executing the one or more applications may enable the first device to save power and/or utilize enhanced processing capabilities of the second device. In some examples, migration of compute, memory or I/O resources for executing the one or more applications may occur in a manner transparent to an operating system for the first device or the second device. Other examples are described and claimed.

    摘要翻译: 公开了用于聚合跨设备的计算,存储器和输入/输出(I / O)资源的示例。 在一些示例中,第一设备可以迁移到与执行一个或多个应用相关联的至少一些计算,存储器或I / O资源到第二设备。 用于执行一个或多个应用的​​至少一些计算,存储器或I / O资源的迁移可以使得第一设备能够节省功率和/或利用第二设备的增强的处理能力。 在一些示例中,用于执行一个或多个应用的​​计算,存储器或I / O资源的迁移可以以对于第一设备或第二设备的操作系统透明的方式发生。 其他的例子被描述和要求保护。

    DYNAMIC LINK WIDTH MODULATION
    2.
    发明申请
    DYNAMIC LINK WIDTH MODULATION 有权
    动态链路宽度调制

    公开(公告)号:US20130346772A1

    公开(公告)日:2013-12-26

    申请号:US13532743

    申请日:2012-06-25

    IPC分类号: G06F1/32

    摘要: Described herein are embodiments of an apparatus configured for dynamic link width modulation, a system including an apparatus configured for dynamic link width modulation, a method for dynamic link width modulation, and computer-readable media having instructions that, if executed by one or more processors, cause an apparatus to perform a dynamic link width modulation method. An apparatus configured for dynamic link width modulation may include a first counter for determining a length of a queue of packets at a source of a link, a second counter for determining a rate of utilization of the link, and a power control unit configured to modify a width of the link based at least in part on the length of the queue and the rate of utilization. Other embodiments may be described and/or claimed.

    摘要翻译: 这里描述的是被配置用于动态链路宽度调制的装置的实施例,包括被配置用于动态链路宽度调制的装置的系统,用于动态链路宽度调制的方法,以及具有指令的计算机可读介质,所述指令如果由一个或多个处理器 使得设备执行动态链路宽度调制方法。 配置用于动态链路宽度调制的装置可以包括用于确定链路源的分组队列的长度的第一计数器,用于确定链路利用率的第二计数器,以及配置为修改链路的功率控制单元 链路的宽度至少部分地基于队列的长度和利用率。 可以描述和/或要求保护其他实施例。

    Techniques to Compose Memory Resources Across Devices and Reduce Transitional Latency
    4.
    发明申请
    Techniques to Compose Memory Resources Across Devices and Reduce Transitional Latency 审中-公开
    在设备间组合内存资源并减少过渡延迟的技术

    公开(公告)号:US20150379678A1

    公开(公告)日:2015-12-31

    申请号:US14314940

    申请日:2014-06-25

    IPC分类号: G06T1/60

    摘要: Examples include composing memory resources across devices and reducing transitional latency. In some examples, memory resources associated with executing one or more applications by circuitry at two separate devices may be composed across the two devices via use of a midstream buffer. The circuitry may be capable of executing the one or more applications using a hierarchical memory architecture including a near memory and a far memory. In some examples, near memories may be separately located at first and second devices and a far memory may be located at the first device. The near memory of the first device may be used as a midstream buffer to facilitate movement of data over a wired or wireless interconnect to or from the near memory of the second device.

    摘要翻译: 示例包括跨设备组合内存资源并减少过渡延迟。 在一些示例中,可以通过使用中游缓冲器跨越两个设备来在两个单独的设备处由电路执行一个或多个应用相关联的存储器资源。 电路可能能够使用包括近存储器和远存储器的分层存储器架构来执行一个或多个应用。 在一些示例中,靠近存储器可以分开地位于第一和第二设备处,并且远的存储器可以位于第一设备处。 第一设备的近存储器可以用作中游缓冲器,以便于通过有线或无线互连网络将数据移动到第二设备的近存储器或从第二设备的近存储器移动。