摘要:
A method and system for integrated power combiners are disclosed and may include a chip comprising a polarization controller, the polarization controller comprising an input optical waveguide, optical couplers, and a polarization-splitting grating coupler. The chip may be operable to: generate two output signals from a first optical coupler that receives an input signal from said input optical waveguide, phase modulate one or both of the two output signals to configure a phase offset between the two generated output signals before communicating signals with the phase offset to a second optical coupler. One or both optical signals generated by said second optical coupler may be phase modulated to configure a phase offset between signals communicated to the polarization-splitting grating coupler; and an optical signal of a desired polarization may be launched into an optical fiber via the polarization-splitting grating coupler by combining the signals communicated to the polarization-splitting grating coupler.
摘要:
Methods and systems for grating couplers incorporating perturbed waveguides are disclosed and may include in a semiconductor photonics die, communicating optical signals into and/or out of the die utilizing a grating coupler on the die, where the grating coupler comprises perturbed waveguides. The perturbed waveguides may comprise a variable width along their length. The grating coupler may comprise a single polarization grating coupler comprising perturbed waveguides and a non-perturbed grating. The grating coupler may comprise a polarization splitting grating coupler (PSCC) that includes two sets of perturbed waveguides at a non-zero angle, or a plurality of non-linear rows of discrete shapes. The PSCC may comprise discrete scatterers at an intersection of the sets of perturbed waveguides. The grating couplers may be etched in a silicon layer on the semiconductor photonics die or deposited on the semiconductor photonics die. The grating coupler may comprise individual scatterers between the perturbed waveguides.
摘要:
A method and system for coupling optical signals into silicon optoelectronic chips are disclosed and may include coupling one or more optical signals into a back surface of a CMOS photonic chip comprising photonic, electronic, and optoelectronic devices. The devices may be integrated in a front surface of the chip and one or more grating couplers may receive the optical signals in the front surface of the chip. The optical signals may be coupled into the back surface of the chip via one or more optical fibers and/or optical source assemblies. The optical signals may be coupled to the grating couplers via a light path etched in the chip, which may be refilled with silicon dioxide. The chip may be flip-chip bonded to a packaging substrate. Optical signals may be reflected back to the grating couplers via metal reflectors, which may be integrated in dielectric layers on the chip.
摘要:
Methods and systems for monolithic integration of photonics and electronics in CMOS processes are disclosed and may include fabricating photonic and electronic devices on a single CMOS wafer with different silicon layer thicknesses. The devices may be fabricated on a semiconductor-on-insulator (SOI) wafer utilizing a bulk CMOS process and/or on a SOI wafer utilizing a SOI CMOS process. The different thicknesses may be fabricated utilizing a double SOI process and/or a selective area growth process. Cladding layers may be fabricated utilizing one or more oxygen implants and/or utilizing CMOS trench oxide on the CMOS wafer. Silicon may be deposited on the CMOS trench oxide utilizing epitaxial lateral overgrowth. Cladding layers may be fabricated utilizing selective backside etching. Reflective surfaces may be fabricated by depositing metal on the selectively etched regions. Silicon dioxide or silicon germanium integrated in the CMOS wafer may be utilized as an etch stop layer.
摘要:
Methods and systems for monolithic integration of photonics and electronics in CMOS processes are disclosed and may include fabricating photonic and electronic devices on two CMOS wafers with different silicon layer thicknesses for the photonic and electronic devices bonded to at least a portion of each of the wafers together, where a first of the CMOS wafers includes the photonic devices and a second of the CMOS wafers includes the electronic devices. The electrical devices may be coupled to optical devices utilizing through-silicon vias. The different thicknesses may be fabricated utilizing a selective area growth process. Cladding layers may be fabricated utilizing oxygen implants and/or utilizing CMOS trench oxide on the CMOS wafers. Silicon may be deposited on the CMOS trench oxide utilizing epitaxial lateral overgrowth. Cladding layers may be fabricated utilizing selective backside etching. Reflective surfaces may be fabricated by depositing metal on the selectively etched regions.
摘要:
Methods and systems for monolithic integration of photonics and electronics in CMOS processes are disclosed and may include fabricating photonic and electronic devices on a single CMOS wafer with different silicon layer thicknesses. The devices may be fabricated on a semiconductor-on-insulator (SOI) wafer utilizing a bulk CMOS process and/or on a SOI wafer utilizing a SOI CMOS process. The different thicknesses may be fabricated utilizing a double SOI process and/or a selective area growth process. Cladding layers may be fabricated utilizing one or more oxygen implants and/or utilizing CMOS trench oxide on the CMOS wafer. Silicon may be deposited on the CMOS trench oxide utilizing epitaxial lateral overgrowth. Cladding layers may be fabricated utilizing selective backside etching. Reflective surfaces may be fabricated by depositing metal on the selectively etched regions. Silicon dioxide or silicon germanium integrated in the CMOS wafer may be utilized as an etch stop layer.
摘要:
Methods and systems for monolithic integration of photonics and electronics in CMOS processes are disclosed and may include fabricating photonic and electronic devices on two CMOS wafers with different silicon layer thicknesses for the photonic and electronic devices with at least a portion of each of the wafers bonded together, where a first of the CMOS wafers includes the photonic devices and a second of the CMOS wafers includes the electronic devices. The electrical devices may be coupled to optical devices utilizing through-silicon vias. The different thicknesses may be fabricated utilizing a selective area growth process. Cladding layers may be fabricated utilizing oxygen implants and/or utilizing CMOS trench oxide on the CMOS wafers. Silicon may be deposited on the CMOS trench oxide utilizing epitaxial lateral overgrowth. Cladding layers may be fabricated utilizing selective backside etching. Reflective surfaces may be fabricated by depositing metal on the selectively etched regions.
摘要:
A method and system for waveguide mode filters are disclosed and may include processing optical signals of a fundamental mode and higher-order modes by filtering the higher-order modes in rib waveguides in a photonic chip. The higher-order modes may be filtered utilizing doped regions and/or patterns in one or more slab sections in the rib waveguides. The patterns may be periodic or aperiodic along the rib waveguides. The higher-order modes may be filtered utilizing varying widths of slab sections, or doped, patterned, and/or salicided ridges on the slab sections in the rib waveguides. The higher-order modes may be attenuated by scattering and/or absorbing the modes. The chip may comprise a CMOS photonic chip.
摘要:
A low-loss optical interconnect is disclosed and may include an optical interconnect system with narrow and wide waveguides joining optical devices. The system may also comprise mode converters and waveguide bends. The waveguides may be made of silicon. Other exemplary aspects of the invention may comprise a continuous optical bend, whose radius of curvature at its endpoints is infinity and at its internal points is finite. The bend may be made of silicon. The width of the bend may vary along the bend. The system may comprise narrow and wide waveguides and a continuous bend.
摘要:
A method of making a low-loss electromagnetic wave resonator structure. The method includes providing a resonator structure, the resonator structure including a confining device and a surrounding medium. The resonator structure supporting at least one resonant mode, the resonant mode displaying a near-field pattern in the vicinity of said confining device and a far-field radiation pattern away from the confining device. The surrounding medium supports at least one radiation channel into which the resonant mode can couple. The resonator structure is specifically configured to reduce or eliminate radiation loss from said resonant mode into at least one of the radiation channels, while keeping the characteristics of the near-field pattern substantially unchanged.