发明申请
US20100059822A1 METHOD AND SYSTEM FOR MONOLITHIC INTEGRATION OF PHOTONICS AND ELECTRONICS IN CMOS PROCESSES
有权
CMOS工艺中光电子和电子单片集成的方法与系统
- 专利标题: METHOD AND SYSTEM FOR MONOLITHIC INTEGRATION OF PHOTONICS AND ELECTRONICS IN CMOS PROCESSES
- 专利标题(中): CMOS工艺中光电子和电子单片集成的方法与系统
-
申请号: US12554449申请日: 2009-09-04
-
公开(公告)号: US20100059822A1公开(公告)日: 2010-03-11
- 发明人: Thierry Pinguet , Steffen Gloeckner , Peter De Dobbelaere , Sherif Abdalla , Daniel Kucharski , Gianlorenzo Masini , Kosei Yokoyama , John Guckenberger , Attila Mekis
- 申请人: Thierry Pinguet , Steffen Gloeckner , Peter De Dobbelaere , Sherif Abdalla , Daniel Kucharski , Gianlorenzo Masini , Kosei Yokoyama , John Guckenberger , Attila Mekis
- 主分类号: H01L27/12
- IPC分类号: H01L27/12 ; H01L21/782
摘要:
Methods and systems for monolithic integration of photonics and electronics in CMOS processes are disclosed and may include fabricating photonic and electronic devices on a single CMOS wafer with different silicon layer thicknesses. The devices may be fabricated on a semiconductor-on-insulator (SOI) wafer utilizing a bulk CMOS process and/or on a SOI wafer utilizing a SOI CMOS process. The different thicknesses may be fabricated utilizing a double SOI process and/or a selective area growth process. Cladding layers may be fabricated utilizing one or more oxygen implants and/or utilizing CMOS trench oxide on the CMOS wafer. Silicon may be deposited on the CMOS trench oxide utilizing epitaxial lateral overgrowth. Cladding layers may be fabricated utilizing selective backside etching. Reflective surfaces may be fabricated by depositing metal on the selectively etched regions. Silicon dioxide or silicon germanium integrated in the CMOS wafer may be utilized as an etch stop layer.
公开/授权文献
信息查询
IPC分类: