MULTI-PHASE CLOCK SIGNAL GENERATION CIRCUITRY

    公开(公告)号:US20230188314A1

    公开(公告)日:2023-06-15

    申请号:US17644066

    申请日:2021-12-13

    Applicant: XILINX, INC.

    CPC classification number: H04L7/0037 H03K19/21

    Abstract: Clock generation circuitry includes quadrature locked loop circuitry having first injection locked oscillator circuitry, second injection locked oscillator circuitry, and XOR circuitry. The first injection locked oscillator circuitry receives a first input signal and a second input signal and outputs first clock signals. The first input signal and the second input signal correspond to a reference clock signal. The second injection locked oscillator circuitry is coupled to outputs of the first injection locked oscillator circuitry, and receives the first clock signals and generates second clock signals. The XOR circuitry receives the second clock signals and generates a first clock signal, a second clock signal, a third clock signal, and a fourth clock signal. The frequencies of the first clock signal, the second clock signal, the third clock signal, and the fourth clock signal are greater than the frequency of the reference clock signal.

    OFFSET MITIGATION FOR AN ANALOG-TO-DIGITAL CONVERTOR

    公开(公告)号:US20230115601A1

    公开(公告)日:2023-04-13

    申请号:US17449293

    申请日:2021-09-29

    Applicant: XILINX, INC.

    Abstract: Analog-to-digital converter circuitry includes comparator circuitry, capacitor analog-to-digital converter circuitry (CDA), and successive approximation register (SAR) circuitry. The comparator circuitry includes a non-inverting input and an inverting input to selectively receive a differential voltage signal, and an output. The CDAC circuitry includes a first capacitor network having a first plurality of capacitors. A first capacitor of the first plurality of capacitors includes a first terminal connected to the non-inverting input and a second terminal selectively connected to a first voltage potential and a second voltage potential. The first voltage potential is greater than the second voltage potential. The SAR circuitry is connected to the output and the first capacitor network, and connects, during a first period, the second terminal of the first capacitor to the second voltage potential. The non-inverting input and the inverting input are connected to the differential voltage signal during the first period.

    LOW POWER INVERTER-BASED CTLE
    5.
    发明申请

    公开(公告)号:US20210288590A1

    公开(公告)日:2021-09-16

    申请号:US16814626

    申请日:2020-03-10

    Applicant: XILINX, INC.

    Abstract: An example continuous time linear equalizer (CTLE) includes a first inverter; a second inverter having an input to receive an input signal; a capacitor coupled between an input of the first inverter and the input of the second inverter; a resistor coupled between a common-mode voltage and the input of the first inverter; a third inverter having an output to provide an output signal; and a node comprising an output of the first inverter, an output of the second inverter, an input of the third inverter, and the output of the third inverter.

Patent Agency Ranking