发明授权
- 专利标题: Vector friendly instruction format and execution thereof
- 专利标题(中): 向量友好的指令格式及其执行
-
申请号: US14170397申请日: 2014-01-31
-
公开(公告)号: US09513917B2公开(公告)日: 2016-12-06
- 发明人: Robert C. Valentine , Jesus Corbal San Adrian , Roger Espasa Sans , Robert D. Cavin , Bret L. Toll , Santiago Galan Duran , Jeffrey G. Wiedemeier , Sridhar Samudrala , Milind Baburao Girkar , Edward Thomas Grochowski , Jonathan Cannon Hall , Dennis R. Bradford , Elmoustapha Ould-Ahmed-Vall , James C. Abel , Mark Charney , Seth Abraham , Suleyman Sair , Andrew Thomas Forsyth , Lisa Wu , Charles Yount
- 申请人: Intel Corporation
- 申请人地址: US CA Santa Clara
- 专利权人: Intel Corporation
- 当前专利权人: Intel Corporation
- 当前专利权人地址: US CA Santa Clara
- 代理机构: NDWE LLP
- 主分类号: G06F9/305
- IPC分类号: G06F9/305 ; G06F9/315 ; G06F9/30 ; G06F9/34
摘要:
A vector friendly instruction format and execution thereof. According to one embodiment of the invention, a processor is configured to execute an instruction set. The instruction set includes a vector friendly instruction format. The vector friendly instruction format has a plurality of fields including a base operation field, a modifier field, an augmentation operation field, and a data element width field, wherein the first instruction format supports different versions of base operations and different augmentation operations through placement of different values in the base operation field, the modifier field, the alpha field, the beta field, and the data element width field, and wherein only one of the different values may be placed in each of the base operation field, the modifier field, the alpha field, the beta field, and the data element width field on each occurrence of an instruction in the first instruction format in instruction streams.
公开/授权文献
- US20140149724A1 VECTOR FRIENDLY INSTRUCTION FORMAT AND EXECUTION THEREOF 公开/授权日:2014-05-29
信息查询