Invention Grant
- Patent Title: Interference mitigation output frequency determined by division factors selected randomly
- Patent Title (中): 干扰减轻输出频率由随机选择的分频因子决定
-
Application No.: US13739256Application Date: 2013-01-11
-
Publication No.: US08981821B2Publication Date: 2015-03-17
- Inventor: Sreenath Narayanan Potty , Jasbir Singh Nayyar , Vivek Singhal
- Applicant: Texas Instruments Incorporated
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Agent Lawrence J. Bassuk; Frank D. Cimino
- Main IPC: H03B19/00
- IPC: H03B19/00 ; G06F1/04

Abstract:
Several methods and circuits configured to mitigate signal interference of at least one aggressor circuit operable on a first clock signal within an interfering frequency range of at least one victim circuit in an IC are disclosed. In an embodiment, a signal interference mitigation circuit is configured to be associated with the aggressor circuit and includes a clock divider circuit and a control circuit. The clock divider circuit is configured to generate the first clock signal based on a second clock signal and a division factor pattern. The control circuit is coupled with the clock divider circuit and configured to determine the division factor pattern and provide the division factor pattern to the clock divider circuit. The division factor pattern comprises a plurality of division factors selected randomly based on a plurality of random numbers, and is configured to control a throughput frequency associated with the signal interference mitigation circuit.
Public/Granted literature
- US20140197875A1 CIRCUITS AND METHODS FOR SIGNAL INTERFERENCE MITIGATION Public/Granted day:2014-07-17
Information query