发明授权
US08756446B2 Microprocessor having a low-power mode and a non-low power mode, data processing system and computer program product
有权
微处理器具有低功耗模式和非低功耗模式,数据处理系统和计算机程序产品
- 专利标题: Microprocessor having a low-power mode and a non-low power mode, data processing system and computer program product
- 专利标题(中): 微处理器具有低功耗模式和非低功耗模式,数据处理系统和计算机程序产品
-
申请号: US12933229申请日: 2008-04-11
-
公开(公告)号: US08756446B2公开(公告)日: 2014-06-17
- 发明人: Vianney Rancurel , Vincent Bufferne , Gregory Meunier
- 申请人: Vianney Rancurel , Vincent Bufferne , Gregory Meunier
- 申请人地址: US TX Austin
- 专利权人: Freescale Semiconductor, Inc.
- 当前专利权人: Freescale Semiconductor, Inc.
- 当前专利权人地址: US TX Austin
- 国际申请: PCT/IB2008/053126 WO 20080411
- 国际公布: WO2009/125257 WO 20091015
- 主分类号: G06F1/00
- IPC分类号: G06F1/00 ; G06F1/12 ; G06F13/42 ; H04L5/00 ; H04L7/00 ; G06F1/04 ; G06F1/14 ; G06F5/06
摘要:
A microprocessor has a low-power mode and a non-low power mode. The microprocessor includes a processor core for executing instructions provided to the microprocessor and a clock providing a clock signal, which in the non-low power mode has a first frequency and in the low power mode has a second frequency lower than the first frequency. A hardware timer is present, for scheduling an execution of an event by the microprocessor at a future point in time. The hardware timer is connected to the clock for determining a period of time between a current point in time and a point in time the event based on a number of clock cycles of the clock signal. A timer controller can determine, when the data processing system switches from the low power mode to the non-low power mode, a number of clock cycles of a clock signal with the first frequency that corresponds to a low-power mode period during which the microprocessor has been in the low power mode and adjusting the hardware timer based on the determined number.
公开/授权文献
信息查询