Invention Grant
US06921697B2 Method for making trench MIS device with reduced gate-to-drain capacitance 有权
制造具有降低的栅极 - 漏极电容的沟道MIS器件的方法

Method for making trench MIS device with reduced gate-to-drain capacitance
Abstract:
Trench MIS devices including a thick insulative layer at the bottom of the trench are disclosed, along with methods of fabricating such devices. An exemplary trench MOSFET embodiment includes a thick oxide layer at the bottom of the trench, with no appreciable change in stress in the substrate along the trench bottom. The thick insulative layer separates the trench gate from the drain region at the bottom of the trench yielding a reduced gate-to-drain capacitance making such MOSFETs suitable for high frequency applications. In an exemplary fabrication process embodiment, the thick insulative layer is deposited on the bottom of the trench. A thin insulative gate dielectric is formed on the exposed sidewall and is coupled to the thick insulative layer. A gate is formed in the remaining trench volume. The process is completed with body and source implants, passivation, and metallization.
Information query
Patent Agency Ranking
0/0