Invention Publication
- Patent Title: DEVICE PROVIDING IMPROVED FAIL BIT COUNT OPERATION
-
Application No.: US18471430Application Date: 2023-09-21
-
Publication No.: US20240233844A1Publication Date: 2024-07-11
- Inventor: Eunchan Lee , Jungyu Lee , Yumin Kim , Jihyun Park , Jayang Yoon
- Applicant: Samsung Electronics Co., Ltd.
- Applicant Address: KR Suwon-si
- Assignee: Samsung Electronics Co., Ltd.
- Current Assignee: Samsung Electronics Co., Ltd.
- Current Assignee Address: KR Suwon-si
- Priority: KR 20230004309 2023.01.11 KR 20230032003 2023.03.10
- Main IPC: G11C16/34
- IPC: G11C16/34 ; G11C16/04 ; G11C16/08 ; G11C16/10 ; G11C16/24

Abstract:
A device includes a first current mirror circuit including a plurality of first transistors, the plurality of first transistors including a common gate configured to receive a decoding signal according to a number of fail bits that are program-failed, a second current mirror circuit including a plurality of second transistors including a common gate configured to receive a reference current signal and a plurality of resistors respectively electrically connected to respective first terminals of the second transistors, and a comparison circuit configured to determine a compared result by comparing a first voltage corresponding to the decoding signal with respective ones of a plurality of second voltages output from the second current mirror circuit and configured to output a count signal corresponding to the compared result.
Information query