Invention Publication
- Patent Title: MEMORY DEVICE AND OPERATING METHOD THEREOF
-
Application No.: US18531872Application Date: 2023-12-07
-
Publication No.: US20240194274A1Publication Date: 2024-06-13
- Inventor: Yonghyuk Choi , Jaeduk Yu , Yohan Lee
- Applicant: Samsung Electronics Co., Ltd.
- Applicant Address: KR Suwon-si
- Assignee: Samsung Electronics Co., Ltd.
- Current Assignee: Samsung Electronics Co., Ltd.
- Current Assignee Address: KR Suwon-si
- Priority: KR 20220173063 2022.12.12
- Main IPC: G11C16/34
- IPC: G11C16/34 ; G11C16/04 ; G11C16/08 ; G11C16/28

Abstract:
A memory device includes a word line area that is between a bit line and a common source line. The word line area includes a plurality of stacks. A first area includes first stacks with a first resistance value in the word line area, a second area includes second stacks with a second resistance value in the word line area, wherein the second resistance value is different from the first resistance value, a third area includes third stacks with a third resistance value that different from the first resistance value, and a processor is configured to control a recovery sequence of the first area, the second area, and the third area.
Information query