- 专利标题: Low-Pincount High-Bandwidth Memory And Memory Bus
-
申请号: US18137594申请日: 2023-04-21
-
公开(公告)号: US20230385224A1公开(公告)日: 2023-11-30
- 发明人: Richard Dewitt Crisp
- 申请人: Etron Technology, Inc.
- 申请人地址: TW Hsinchu
- 专利权人: Etron Technology, Inc.
- 当前专利权人: Etron Technology, Inc.
- 当前专利权人地址: TW Hsinchu
- 主分类号: G06F13/42
- IPC分类号: G06F13/42 ; G11C5/02 ; G11C5/06 ; G11C11/401 ; G11C11/4076 ; G11C11/409 ; G11C11/4093 ; G11C11/4096 ; G11C7/10 ; G06F13/28 ; G06F13/40 ; G11C8/18
摘要:
A memory subsystem is provided, including a memory controller integrated circuit (IC), a memory bus and a memory IC, all which use fewer signals than common DDR type memory of the same peak bandwidth. Using no more than 22 switching signals, the subsystem can transfer data over 3000 Megabytes/second across the bus interconnecting the ICs. Signal count reduction is attained by time-multiplexing address/control commands onto at least some of the same signals used for data transfer. A single bus signal is used to initiate bus operation, and once in operation the single signal can transfer addressing and control information to the memory IC concurrent with data transfer via a serial protocol based on 16 bit samples of this single bus signal. Bus bandwidth can be scaled by adding additional data and data strobe IO signals. These additional data bus signals might be used only for data and data mask transport. The physical layout of one version of the memory IC dispatches switching signal terminals adjacent to one short edge of the memory die to minimize the die area overhead for controller IC memory interface circuitry when used in a stacked die multi-chip package with said memory controller IC. The memory IC interface signal placement and signal count minimize signal length and circuitry for the memory bus signals.
信息查询