Invention Application
- Patent Title: MEMORY DEVICE AND MEMORY SYSTEM
-
Application No.: US17398158Application Date: 2021-08-10
-
Publication No.: US20220138045A1Publication Date: 2022-05-05
- Inventor: Jun Young PARK , Young-Hoon SON , Hyun-Yoon CHO , Young Don CHOI , Jung Hwan CHOI
- Applicant: SAMSUNG ELECTRONICS CO., LTD.
- Applicant Address: KR SUWON-SI
- Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee Address: KR SUWON-SI
- Priority: KR10-2020-0142873 20201030
- Main IPC: G06F11/10
- IPC: G06F11/10 ; H03M13/29 ; G06F1/08

Abstract:
A memory device includes a multiphase clock generator which generates a plurality of divided clock signals, a first error correction block which receives a first divided clock signal among the plurality of divided clock signals, a first data multiplexer which transmits first least significant bit data corresponding to the first divided clock signal, a second error correction block which receives the first divided clock signal, and a second data multiplexer which transmits first most significant bit data corresponding to the first divided clock signal. The first error correction block receives the first least significant bit data and corrects a toggle timing of the first least significant bit data. The second error correction block receives the first most significant bit data and corrects a toggle time of the first most significant bit data.
Public/Granted literature
- US11461176B2 Memory device and memory system Public/Granted day:2022-10-04
Information query