- 专利标题: MEMORY COMPONENT WITH INPUT/OUTPUT DATA RATE ALIGNMENT
-
申请号: US16329051申请日: 2017-07-07
-
公开(公告)号: US20190220222A1公开(公告)日: 2019-07-18
- 发明人: Frederick A. Ware , John Eric Linstadt , Torsten Partsch
- 申请人: Rambus Inc.
- 国际申请: PCT/US17/41248 WO 20170707
- 主分类号: G06F3/06
- IPC分类号: G06F3/06 ; G11C7/10 ; G11C7/06 ; G11C7/22 ; H01L25/065 ; G06F13/16
摘要:
First data is read out of a core storage array of a memory component over a first time interval constrained by data output bandwidth of the core storage array. After read out from the core storage array, the first data is output from the memory component over a second time interval that is shorter than the first time interval and that corresponds to a data transfer bandwidth greater than the data output bandwidth of the core storage array.
信息查询