- 专利标题: Digital PLL circuit
-
申请号: US11216166申请日: 2005-09-01
-
公开(公告)号: US20060001464A1公开(公告)日: 2006-01-05
- 发明人: Wataru Yokozeki
- 申请人: Wataru Yokozeki
- 专利权人: FUJITSU LIMITED
- 当前专利权人: FUJITSU LIMITED
- 主分类号: H03L7/06
- IPC分类号: H03L7/06
摘要:
A frequency comparator compares frequencies of a reference clock and an output clock to output a frequency comparison signal. A frequency variable circuit is composed of a delay circuit, which has a plurality of inverting circuits connected in series, and a first selection circuit. The first selection circuit selects one of odd output signals outputted from odd-numbered inverting circuits, according to the frequency comparison signal to feedback the selected odd output signal to an input of the delay circuit as a feedback signal. A phase comparator compares phases of the reference clock and the output clock to output a phase comparison signal. A second selection circuit selects one of the odd output signals according to the phase comparison signal to output it as the output clock.
公开/授权文献
- US07567101B2 Digital PLL circuit 公开/授权日:2009-07-28
信息查询