- 专利标题: Tag update bus for updated coherence state
-
申请号: US17723559申请日: 2022-04-19
-
公开(公告)号: US12056051B2公开(公告)日: 2024-08-06
- 发明人: Abhijeet Ashok Chachad , David Matthew Thompson , Naveen Bhoria , Peter Michael Hippleheuser
- 申请人: TEXAS INSTRUMENTS INCORPORATED
- 申请人地址: US TX Dallas
- 专利权人: Texas Instruments Incorporated
- 当前专利权人: Texas Instruments Incorporated
- 当前专利权人地址: US TX Dallas
- 代理商 Brian D. Graham; Frank D. Cimino; Xianghui Huang
- 主分类号: G06F12/0811
- IPC分类号: G06F12/0811 ; G06F9/30 ; G06F9/38 ; G06F9/46 ; G06F9/54 ; G06F11/30 ; G06F12/0808 ; G06F12/0815 ; G06F12/0817 ; G06F12/0831 ; G06F12/084 ; G06F12/0895 ; G06F12/128 ; G06F13/16
摘要:
An apparatus includes a CPU core and a L1 cache subsystem including a L1 main cache, a L1 victim cache, and a L1 controller. The apparatus includes a L2 cache subsystem coupled to the L1 cache subsystem by a transaction bus and a tag update bus. The L2 cache subsystem includes a L2 main cache, a shadow L1 main cache, a shadow L1 victim cache, and a L2 controller. The L2 controller receives a message from the L1 controller over the tag update bus, including a valid signal, an address, and a coherence state. In response to the valid signal being asserted, the L2 controller identifies an entry in the shadow L1 main cache or the shadow L1 victim cache having an address corresponding to the address of the message and updates a coherence state of the identified entry to be the coherence state of the message.
公开/授权文献
- US20220237122A1 TAG UPDATE BUS FOR UPDATED COHERENCE STATE 公开/授权日:2022-07-28
信息查询
IPC分类: