- 专利标题: Multiple dies hardware processors and methods
-
申请号: US18102568申请日: 2023-01-27
-
公开(公告)号: US11899615B2公开(公告)日: 2024-02-13
- 发明人: Nevine Nassif , Yen-Cheng Liu , Krishnakanth V. Sistla , Gerald Pasdast , Siva Soumya Eachempati , Tejpal Singh , Ankush Varma , Mahesh K. Kumashikar , Srikanth Nimmagadda , Carleton L. Molnar , Vedaraman Geetha , Jeffrey D. Chamberlain , William R. Halleck , George Z Chrysos , John R. Ayers , Dheeraj R. Subbareddy
- 申请人: Intel Corporation
- 申请人地址: US CA Santa Clara
- 专利权人: Intel Corporation
- 当前专利权人: Intel Corporation
- 当前专利权人地址: US CA Santa Clara
- 代理机构: NICHOLSON DE VOS WEBSTER & ELLIOTT LLP
- 主分类号: G06F1/00
- IPC分类号: G06F1/00 ; G06F15/78 ; G06F1/10 ; G06F15/167 ; G06F1/04 ; G06F1/12 ; G06F9/38 ; G06F9/50 ; G06F15/173
摘要:
Methods and apparatuses relating to hardware processors with multiple interconnected dies are described. In one embodiment, a hardware processor includes a plurality of physically separate dies, and an interconnect to electrically couple the plurality of physically separate dies together. In another embodiment, a method to create a hardware processor includes providing a plurality of physically separate dies, and electrically coupling the plurality of physically separate dies together with an interconnect.
公开/授权文献
- US20230169032A1 MULTIPLE DIES HARDWARE PROCESSORS AND METHODS 公开/授权日:2023-06-01
信息查询