Invention Grant
- Patent Title: Multiple dies hardware processors and methods
-
Application No.: US18102568Application Date: 2023-01-27
-
Publication No.: US11899615B2Publication Date: 2024-02-13
- Inventor: Nevine Nassif , Yen-Cheng Liu , Krishnakanth V. Sistla , Gerald Pasdast , Siva Soumya Eachempati , Tejpal Singh , Ankush Varma , Mahesh K. Kumashikar , Srikanth Nimmagadda , Carleton L. Molnar , Vedaraman Geetha , Jeffrey D. Chamberlain , William R. Halleck , George Z Chrysos , John R. Ayers , Dheeraj R. Subbareddy
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: NICHOLSON DE VOS WEBSTER & ELLIOTT LLP
- Main IPC: G06F1/00
- IPC: G06F1/00 ; G06F15/78 ; G06F1/10 ; G06F15/167 ; G06F1/04 ; G06F1/12 ; G06F9/38 ; G06F9/50 ; G06F15/173

Abstract:
Methods and apparatuses relating to hardware processors with multiple interconnected dies are described. In one embodiment, a hardware processor includes a plurality of physically separate dies, and an interconnect to electrically couple the plurality of physically separate dies together. In another embodiment, a method to create a hardware processor includes providing a plurality of physically separate dies, and electrically coupling the plurality of physically separate dies together with an interconnect.
Public/Granted literature
- US20230169032A1 MULTIPLE DIES HARDWARE PROCESSORS AND METHODS Public/Granted day:2023-06-01
Information query