Invention Grant
- Patent Title: Systems, methods, and apparatuses for tile matrix multiplication and accumulation
-
Application No.: US16487787Application Date: 2017-07-01
-
Publication No.: US11086623B2Publication Date: 2021-08-10
- Inventor: Robert Valentine , Zeev Sperber , Mark J. Charney , Bret L. Toll , Rinat Rappoport , Stanislav Shwartsman , Dan Baum , Igor Yanover , Elmoustapha Ould-Ahmed-Vall , Menachem Adelman , Jesus Corbal , Yuri Gebil , Simon Rubanovich
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Nicholson De Vos Webster & Elliott, LLP
- International Application: PCT/US2017/040548 WO 20170701
- International Announcement: WO2018/174936 WO 20180927
- Main IPC: G06F9/30
- IPC: G06F9/30 ; G06F7/485 ; G06F7/487 ; G06F17/16 ; G06F7/76 ; G06F9/38

Abstract:
Embodiments detailed herein relate to matrix operations. In particular, matrix (tile) multiply accumulate and negated matrix (tile) multiply accumulate are discussed. For example, in some embodiments decode circuitry to decode an instruction having fields for an opcode, an identifier for a first source matrix operand, an identifier of a second source matrix operand, and an identifier for a source/destination matrix operand; and execution circuitry to execute the decoded instruction to multiply the identified first source matrix operand by the identified second source matrix operand, add a result of the multiplication to the identified source/destination matrix operand, and store a result of the addition in the identified source/destination matrix operand and zero unconfigured columns of identified source/destination matrix operand are detailed.
Public/Granted literature
- US20200233667A1 SYSTEMS, METHODS, AND APPARATUSES FOR TILE MATRIX MULTIPLICATION AND ACCUMULATION Public/Granted day:2020-07-23
Information query