-
公开(公告)号:US20200168548A1
公开(公告)日:2020-05-28
申请号:US16661219
申请日:2019-10-23
Applicant: MEDIATEK INC.
Inventor: Po-Hao CHANG , Yi-Jou LIN , Hung-Chuan CHEN
IPC: H01L23/538 , H01L23/31 , H01L25/065 , H01L23/00 , H01L25/00 , H01L21/56 , H01L21/48
Abstract: A semiconductor package structure includes a first semiconductor die and a second semiconductor die neighboring the first semiconductor die. The first semiconductor die includes a first edge, a second edge opposite the first edge, and a first metal layer exposed from the second edge. The second semiconductor includes a third edge neighboring the second edge of the first semiconductor die, a fourth edge opposite the third edge, and a second metal layer exposed from the third edge. The first metal layer of the first semiconductor die is electrically connected to the second metal layer of the second semiconductor die.
-
2.
公开(公告)号:US20190098747A1
公开(公告)日:2019-03-28
申请号:US16114669
申请日:2018-08-28
Applicant: MEDIATEK INC.
Inventor: Duen-Yi HO , Hung-Chuan CHEN , Shang-Pin CHEN
IPC: H05K1/02 , H01L23/00 , G06F13/40 , H01L23/498
Abstract: A semiconductor device includes a substrate, a die and multiple conductive traces. The die is mounted on the substrate. The conductive traces are routed on the substrate and connected to the die. The conductive traces at least include a plurality of first conductive traces and a plurality of second conductive traces. The second conductive traces are coupled to a predetermined voltage for providing a shielding pattern. The first conductive traces and the second conductive traces are disposed on the substrate in a substantially interlaced pattern.
-
公开(公告)号:US20240230720A1
公开(公告)日:2024-07-11
申请号:US18150587
申请日:2023-01-05
Applicant: MEDIATEK INC.
Inventor: Long-Kun YU , Zi-Ren LIU , Ching-Wen CHENG , Hsun-Wei PAO , Wai-Ling CHENG , Ping CHEN , Jie-Fan LAI , Yeng-Ming TZENG , Hung-Chuan CHEN , Chia-Hua CHOU , Bing-Shiun WANG , Chia-Lung CHUANG , Duen-Yi HO , Che-Chi HUANG
IPC: G01R15/14
CPC classification number: G01R15/144
Abstract: A detection device includes a substrate and a die. The substrate provides a first voltage. The die is disposed adjacent to the substrate. The die includes a plurality of resistor paths, a selection circuit, an ADC (Analog-to-Digital Converter), and a digital circuit. The selection circuit selects one of the resistor paths as a target path. The target path provides a second voltage. The ADC generates a digital signal according to the first voltage and the second voltage. The digital circuit processes the digital signal.
-
-