Transceiver including a high latency communication channel and a low latency communication channel
    1.
    发明授权
    Transceiver including a high latency communication channel and a low latency communication channel 有权
    收发器包括高延迟通信信道和低延迟通信信道

    公开(公告)号:US09306621B2

    公开(公告)日:2016-04-05

    申请号:US14498383

    申请日:2014-09-26

    CPC classification number: H04B1/745 H03D3/006 H03D3/02 H04L7/033

    Abstract: Methods, systems, and apparatuses are described for reducing the latency in a transceiver. A transceiver includes a high latency communication channel and a low latency communication channel that is configured to be a bypass channel for the high latency communication channel. The low latency communication channel may be utilized when implementing the transceiver is used in low latency applications. By bypassing the high latency communication channel, the high latency that is introduced therein (due to the many stages of de-serialization used to reduce the data rate for digital processing) can be avoided. An increase in data rate is realized when the low latency communication channel is used to pass data. A delay-locked loop (DLL) may be used to phase align the transmitter clock of the transceiver with the receiver clock of the transceiver to compensate for a limited tolerance of phase offset between these clocks.

    Abstract translation: 描述了减少收发器中的延迟的方法,系统和装置。 收发器包括高延迟通信信道和被配置为高延迟通信信道的旁路信道的低延迟通信信道。 当在低延迟应用中使用收发器时,可以利用低延迟通信信道。 通过绕过高延迟通信信道,可以避免其中引入的高等待时间(由于用于减少数字处理的数据速率的许多解除序列化阶段)。 当低延迟通信信道用于传递数据时,实现数据速率的增加。 可以使用延迟锁定环(DLL)将收发器的发射机时钟与收发器的接收机时钟相位对准,以补偿这些时钟之间的相位偏移的有限公差。

    TRANSCEIVER INCLUDING A HIGH LATENCY COMMUNICATION CHANNEL AND A LOW LATENCY COMMUNICATION CHANNEL
    2.
    发明申请
    TRANSCEIVER INCLUDING A HIGH LATENCY COMMUNICATION CHANNEL AND A LOW LATENCY COMMUNICATION CHANNEL 有权
    收发器包括高延迟通信信道和低延迟通信信道

    公开(公告)号:US20140126613A1

    公开(公告)日:2014-05-08

    申请号:US13671340

    申请日:2012-11-07

    CPC classification number: H04B1/745 H03D3/006 H03D3/02 H04L7/033

    Abstract: Methods, systems, and apparatuses are described for reducing the latency in a transceiver. A transceiver includes a high latency communication channel and a low latency communication channel that is configured to be a bypass channel for the high latency communication channel. The low latency communication channel may be utilized when implementing the transceiver is used in low latency applications. By bypassing the high latency communication channel, the high latency that is introduced therein (due to the many stages of de-serialization used to reduce the data rate for digital processing) can be avoided. An increase in data rate is realized when the low latency communication channel is used to pass data. A delay-locked loop (DLL) may be used to phase align the transmitter clock of the transceiver with the receiver clock of the transceiver to compensate for a limited tolerance of phase offset between these clocks.

    Abstract translation: 描述了减少收发器中的延迟的方法,系统和装置。 收发器包括高延迟通信信道和被配置为高延迟通信信道的旁路信道的低延迟通信信道。 当在低延迟应用中使用收发器时,可以利用低延迟通信信道。 通过绕过高延迟通信信道,可以避免其中引入的高等待时间(由于用于减少数字处理的数据速率的许多解除序列化阶段)。 当低延迟通信信道用于传递数据时,实现数据速率的增加。 可以使用延迟锁定环(DLL)将收发器的发射机时钟与收发器的接收机时钟相位对准,以补偿这些时钟之间的相位偏移的有限公差。

    Transceiver including a high latency communication channel and a low latency communication channel
    3.
    发明授权
    Transceiver including a high latency communication channel and a low latency communication channel 有权
    收发器包括高延迟通信信道和低延迟通信信道

    公开(公告)号:US08873606B2

    公开(公告)日:2014-10-28

    申请号:US13671340

    申请日:2012-11-07

    CPC classification number: H04B1/745 H03D3/006 H03D3/02 H04L7/033

    Abstract: Methods, systems, and apparatuses are described for reducing the latency in a transceiver. A transceiver includes a high latency communication channel and a low latency communication channel that is configured to be a bypass channel for the high latency communication channel. The low latency communication channel may be utilized when implementing the transceiver is used in low latency applications. By bypassing the high latency communication channel, the high latency that is introduced therein (due to the many stages of de-serialization used to reduce the data rate for digital processing) can be avoided. An increase in data rate is realized when the low latency communication channel is used to pass data. A delay-locked loop (DLL) may be used to phase align the transmitter clock of the transceiver with the receiver clock of the transceiver to compensate for a limited tolerance of phase offset between these clocks.

    Abstract translation: 描述了减少收发器中的延迟的方法,系统和装置。 收发器包括高延迟通信信道和被配置为高延迟通信信道的旁路信道的低延迟通信信道。 当在低延迟应用中使用收发器时,可以利用低延迟通信信道。 通过绕过高延迟通信信道,可以避免其中引入的高等待时间(由于用于减少数字处理的数据速率的许多解除序列化阶段)。 当低延迟通信信道用于传递数据时,实现数据速率的增加。 可以使用延迟锁定环(DLL)将收发器的发射机时钟与收发器的接收机时钟相位对准,以补偿这些时钟之间的相位偏移的有限公差。

    TRANSCEIVER INCLUDING A HIGH LATENCY COMMUNICATION CHANNEL AND A LOW LATENCY COMMUNICATION CHANNEL
    4.
    发明申请
    TRANSCEIVER INCLUDING A HIGH LATENCY COMMUNICATION CHANNEL AND A LOW LATENCY COMMUNICATION CHANNEL 有权
    收发器包括高延迟通信信道和低延迟通信信道

    公开(公告)号:US20150010044A1

    公开(公告)日:2015-01-08

    申请号:US14498383

    申请日:2014-09-26

    CPC classification number: H04B1/745 H03D3/006 H03D3/02 H04L7/033

    Abstract: Methods, systems, and apparatuses are described for reducing the latency in a transceiver. A transceiver includes a high latency communication channel and a low latency communication channel that is configured to be a bypass channel for the high latency communication channel. The low latency communication channel may be utilized when implementing the transceiver is used in low latency applications. By bypassing the high latency communication channel, the high latency that is introduced therein (due to the many stages of de-serialization used to reduce the data rate for digital processing) can be avoided. An increase in data rate is realized when the low latency communication channel is used to pass data. A delay-locked loop (DLL) may be used to phase align the transmitter clock of the transceiver with the receiver clock of the transceiver to compensate for a limited tolerance of phase offset between these clocks.

    Abstract translation: 描述了减少收发器中的延迟的方法,系统和装置。 收发器包括高延迟通信信道和被配置为高延迟通信信道的旁路信道的低延迟通信信道。 当在低延迟应用中使用收发器时,可以利用低延迟通信信道。 通过绕过高延迟通信信道,可以避免其中引入的高等待时间(由于用于减少数字处理的数据速率的许多解除序列化阶段)。 当低延迟通信信道用于传递数据时,实现数据速率的增加。 可以使用延迟锁定环(DLL)将收发器的发射机时钟与收发器的接收机时钟相位对准,以补偿这些时钟之间的相位偏移的有限公差。

Patent Agency Ranking