Abstract:
A multi-function communications device has a processor that generates a user interface audible tone signal. The device also has a downlink digital signal processor, and an uplink digital signal processor. A mixer has an input to receive the downlink signal and another input to receive the user interface tone signal. The uplink processor has an acoustic echo canceller having an input to receive the uplink signal and another input to receive an output from the mixer. The echo canceller may reduce the amount of both the far-end user's speech and the user interface tone that may be present in the uplink signal. The mixer may be positioned within the chain of audio signal processors, or it may be positioned outside the chain. Other embodiments are also described and claimed.
Abstract:
A multi-function communications device has a processor that generates a user interface audible tone signal. The device also has a downlink digital signal processor, and an uplink digital signal processor. A mixer has an input to receive the downlink signal and another input to receive the user interface tone signal. The uplink processor has an acoustic echo canceller having an input to receive the uplink signal and another input to receive an output from the mixer. The echo canceller may reduce the amount of both the far-end user's speech and the user interface tone that may be present in the uplink signal. The mixer may be positioned within the chain of audio signal processors, or it may be positioned outside the chain. Other embodiments are also described and claimed.
Abstract:
Apparatuses and methods are disclosed for implementing an inter-processor communication channel including power-down functionality. In one embodiment, the apparatus may comprise a first integrated circuit (IC), a second IC coupled to the first IC via a communication interface, wherein the first IC is in one or more low power states and unable to monitor the communication interface. The apparatus may further comprise an inter-processor communication (IPC) channel coupled between the first and second ICs, wherein the IPC channel is separate from the communication interface and wherein the second IC generates at least one advisory signal to the first IC via the IPC channel.
Abstract:
Apparatuses and methods are disclosed for implementing an inter-processor communication channel including power-down functionality. In one embodiment, the apparatus may comprise a first integrated circuit (IC), a second IC coupled to the first IC via a communication interface, wherein the first IC is in one or more low power states and unable to monitor the communication interface. The apparatus may further comprise an inter-processor communication (IPC) channel coupled between the first and second ICs, wherein the IPC channel is separate from the communication interface and wherein the second IC generates at least one advisory signal to the first IC via the IPC channel.