STATOR OF ROTATING ELECTRICAL MACHINE AND ROTATING ELECTRICAL MACHINE
    1.
    发明申请
    STATOR OF ROTATING ELECTRICAL MACHINE AND ROTATING ELECTRICAL MACHINE 有权
    旋转电机和旋转电机定子

    公开(公告)号:US20120306309A1

    公开(公告)日:2012-12-06

    申请号:US13571584

    申请日:2012-08-10

    IPC分类号: H02K3/28

    CPC分类号: H02K3/28

    摘要: A stator of rotating electrical machine includes a stator core and stator coils. The stator coils have n number (where n≧6) unit coils, a first coil group and a second coil group. The unit coils of the first coil group include a first unit coil located nearest the first power supply terminal. The unit coils of the first coil group include a second unit coil. The unit coils of the first coil group include a third unit coil located third nearest the first power supply terminal and adjacent to the second unit coil of the second coil group. The unit coils of the second coil group include a third unit coil located third nearest the second power supply terminal and adjacent to the second unit coil of the first coil group.

    摘要翻译: 旋转电机的定子包括定子铁芯和定子线圈。 定子线圈具有n个数(n≥6)个单位线圈,第一线圈组和第二线圈组。 第一线圈组的单位线圈包括位于最靠近第一电源端子的第一单元线圈。 第一线圈组的单位线圈包括第二单元线圈。 第一线圈组的单位线圈包括位于第三最接近第一电源端子并且与第二线圈组的第二单元线圈相邻的第三单元线圈。 第二线圈组的单位线圈包括位于第三最接近第二电源端子并与第一线圈组的第二单元线圈相邻的第三单元线圈。

    RECONFIGURABLE CIRCUIT USING VALID SIGNALS AND METHOD OF OPERATING RECONFIGURABLE CIRCUIT
    2.
    发明申请
    RECONFIGURABLE CIRCUIT USING VALID SIGNALS AND METHOD OF OPERATING RECONFIGURABLE CIRCUIT 审中-公开
    使用有效信号的可重构电路和操作可重新配置电路的方法

    公开(公告)号:US20110246747A1

    公开(公告)日:2011-10-06

    申请号:US13073691

    申请日:2011-03-28

    IPC分类号: G06F15/76 G06F9/02

    CPC分类号: G06F15/7867 G06F9/3897

    摘要: A reconfigurable circuit includes a data execution unit including a plurality of execution elements, each of which performs execution with respect to plural data upon the plural data being all in a valid state, and holds valid-state output data indicative of a result of the execution at an output node while all the plural data are in the valid state, a data selecting unit configured to connect between the execution elements in a reconfigurable manner, and a data input unit configured to supply input data to a series of execution elements to perform a series of executions, wherein a valid or invalid state of given data is specified by a valid signal accompanying and forming a pair with the given data, and the input data supplied from the data input unit to the data execution unit are fixed to valid-state constant data while the series of executions are performed.

    摘要翻译: 可重构电路包括:数据执行单元,包括多个执行元素,每个执行元素在多个数据全部处于有效状态时对多个数据执行执行,并且保存指示执行结果的有效状态输出数据 在所有多个数据处于有效状态的输出节点处,被配置为以可重新配置的方式连接执行元件之间的数据选择单元和被配置为向一系列执行元件提供输入数据以执行 一系列执行,其中给定数据的有效或无效状态由伴随并与给定数据形成一对的有效信号指定,并且从数据输入单元提供给数据执行单元的输入数据被固定为有效状态 执行一系列执行时的常数数据。

    RECONFIGURABLE CIRCUIT AND SEMICONDUCTOR INTEGRATED CIRCUIT
    3.
    发明申请
    RECONFIGURABLE CIRCUIT AND SEMICONDUCTOR INTEGRATED CIRCUIT 有权
    可重构电路和半导体集成电路

    公开(公告)号:US20110185152A1

    公开(公告)日:2011-07-28

    申请号:US12973730

    申请日:2010-12-20

    IPC分类号: G06F15/76

    摘要: A reconfigurable circuit includes a plurality of processing elements and an input/output data interface unit, and the reconfigurable circuit is configured to control connections of the plurality of processing elements for each context. The input/output data interface unit is configured to hold operation input data which is input to the plurality of processing elements and operation output data which is output from the plurality of processing elements. The input/output data interface unit includes a plurality of ports, and a plurality of registers. The registers are configured to be connected to the plurality of ports, and to include m (m being an integer of 2 or more) number of banks in a depth direction.

    摘要翻译: 可重构电路包括多个处理元件和输入/输出数据接口单元,并且可重构电路被配置为控制每个上下文的多个处理元件的连接。 输入/输出数据接口单元被配置为保持输入到多个处理元件的操作输入数据和从多个处理元件输出的操作输出数据。 输入/输出数据接口单元包括多个端口和多个寄存器。 这些寄存器被配置为连接到多个端口,并且在深度方向上包括m(m为2以上的整数)个组。

    COUNTER CONTROL CIRCUIT, DYNAMIC RECONFIGURABLE CIRCUIT, AND LOOP PROCESSING CONTROL METHOD
    4.
    发明申请
    COUNTER CONTROL CIRCUIT, DYNAMIC RECONFIGURABLE CIRCUIT, AND LOOP PROCESSING CONTROL METHOD 审中-公开
    计数器控制电路,动态可重构电路和循环处理控制方法

    公开(公告)号:US20090193239A1

    公开(公告)日:2009-07-30

    申请号:US12337694

    申请日:2008-12-18

    IPC分类号: G06F9/38

    摘要: A counter control circuit that controls the operation of a counter arranged in a dynamic reconfigurable circuit executing an arbitrary instruction by dynamically switching an aggregation of reconfigurable processing elements (hereinafter referred to as “PEs”) according to a context reciting a processing content of the PE and a connection content between the PEs, the counter control circuit including: keeping means for keeping an operation instruction signal when the PE executing a conditional branching computation outputs, in a context being adapted to the dynamic reconfigurable circuit, the operation instruction signal of the counter for a subsequent context; output means for outputting the operation instruction signal kept in the keeping means to the counter; and control means for causing the output means to output the operation instruction signal when the context being adapted to the dynamic reconfigurable circuit is switched to the subsequent context.

    摘要翻译: 一种计数器控制电路,其通过动态地切换可重新配置的处理元件(以下称为“PE”)的集合,控制布置在动态可重构电路中的计数器的操作,所述动态可重构电路根据记录PE的处理内容 以及所述PE之间的连接内容,所述计数器控制电路包括:在适于所述动态可重构电路的上下文中,当执行条件分支计算的PE输出时保持操作指令信号的保持装置所述计数器的操作指令信号 为后续情况; 输出装置,用于将保存在保持装置中的操作指令信号输出到计数器; 以及控制装置,用于当适配于动态可重构电路的上下文切换到随后的上下文时,使输出装置输出操作指令信号。

    Counter circuit, dynamic reconfigurable circuitry, and loop processing control method
    5.
    发明申请
    Counter circuit, dynamic reconfigurable circuitry, and loop processing control method 有权
    计数器电路,动态可重构电路和循环处理控制方法

    公开(公告)号:US20090083527A1

    公开(公告)日:2009-03-26

    申请号:US12232462

    申请日:2008-09-17

    IPC分类号: G06F9/30

    摘要: A dynamic reconfigurable circuit that implements optional processing by dynamically switching a processing content of a reconfigurable processing element (PE) and a connection content between the PEs in accordance with a context, includes: a configuration register section for setting a content of loop processing on the basis of the context, the loop processing content including an output source of an output signal from each of a set of the reconfigured PEs, an output destination of the output signal, and a condition for outputting the output signal to the output destination; and at least one counter circuit including a loop control section and an output register section that implement the set loop processing, that count the number of implementations of the loop processing implemented by the loop control section, and that output the output signal to the output destination based on the counted number of implementations and the condition.

    摘要翻译: 一种动态可重构电路,其通过根据上下文动态切换可重构处理元件(PE)的处理内容和PE之间的连接内容来实现可选处理,包括:配置寄存器部分,用于在 上下文的基础,循环处理内容包括来自一组重新配置的PE中的每一个的输出信号的输出源,输出信号的输出目的地以及用于将输出信号输出到输出目的地的条件; 以及至少一个计数器电路,包括循环控制部分和实现设置循环处理的输出寄存器部分,其对由循环控制部分实现的循环处理的执行次数进行计数,并将输出信号输出到输出目的地 基于计数的实施数量和条件。

    Sand-introducing device using air, and method and apparatus for producing a mold
    6.
    发明申请
    Sand-introducing device using air, and method and apparatus for producing a mold 有权
    使用空气的导砂装置,以及用于制造模具的方法和装置

    公开(公告)号:US20080169083A1

    公开(公告)日:2008-07-17

    申请号:US11882057

    申请日:2007-07-30

    IPC分类号: B22C15/00 B22C19/00 B22C5/12

    CPC分类号: B22C15/24 B22C15/28

    摘要: A sand-introducing device that uses air for introducing molding sand in a molding space or spaces is provided. The device is provided with air-permeable partitioning plates that define a double-walled structure together with the wall of the body of the device. The air-permeable partitioning plates are easily produced, they can easily inject pressurized air of a desired pressure, and they will not need regular maintenance. The body of the device, which acts as a pressure tank, defines a double-walled structure together with the air-permeable partitioning plates (10, 11), thereby defining chambers (12, 13). In the sand-introducing device that uses air, while molding sand is fluidized by pressurized air injected from the air-permeable partitioning plates, it is introduced in a molding space. Each air-permeable partitioning plate is made of a porous resin or metal.

    摘要翻译: 提供了一种使用空气将模型空间中引入型砂的砂子引入装置。 该装置设置有透气分隔板,其与装置的主体的壁一起限定双壁结构。 透气分隔板易于制造,它们可以容易地注入所需压力的加压空气,并且不需要定期维护。 用作压力罐的装置的主体与透气分隔板(10,11)一起限定双壁结构,从而限定室(12,13)。 在使用空气的砂导入装置中,通过从透气性分隔板喷射的加压空气使型砂流化,将其引入成型空间。 每个透气分隔板由多孔树脂或金属制成。

    Integrated circuit and input data controlling method for reconfigurable circuit
    8.
    发明授权
    Integrated circuit and input data controlling method for reconfigurable circuit 有权
    用于可重构电路的集成电路和输入数据控制方法

    公开(公告)号:US08451022B2

    公开(公告)日:2013-05-28

    申请号:US11802825

    申请日:2007-05-25

    IPC分类号: H03K19/173

    CPC分类号: G06F17/5054

    摘要: An integrated circuit according to the invention includes a reconfigurable circuit including a plurality of computing units interconnected in a reconfigurable manner, and an input data controlling section. The input data controlling section controls input data such that the data is inputted to the reconfigurable circuit in response to a configuration of the reconfigurable circuit.

    摘要翻译: 根据本发明的集成电路包括可重配置方式包括多个计算单元互连的可重构电路和输入数据控制部分。 输入数据控制部分控制输入数据,使得响应于可重构电路的配置将数据输入到可重构电路。

    Multi-cluster dynamic reconfigurable circuit for context valid processing of data by clearing received data with added context change indicative signal
    9.
    发明授权
    Multi-cluster dynamic reconfigurable circuit for context valid processing of data by clearing received data with added context change indicative signal 有权
    多集群动态可重构电路,用于通过用添加的上下文改变指示信号清除接收到的数据来上下文有效地处理数据

    公开(公告)号:US08171259B2

    公开(公告)日:2012-05-01

    申请号:US12394863

    申请日:2009-02-27

    IPC分类号: G06F15/16

    摘要: A dynamic reconfigurable circuit includes multiple clusters each including a group of reconfigurable processing elements. The dynamic reconfigurable circuit is capable of dynamically changing a configuration of the clusters according to a context including a description of processing of the processing elements and of connection between the processing elements. A first cluster among the clusters includes a signal generating circuit that when an instruction to change the context is received, generates a report signal indicative of the instruction to change the context; a signal adding circuit that adds the report signal generated by the signal generating circuit to output data that is to be transmitted from the first cluster to a second cluster; and a data clearing circuit that, when output data to which a report signal generated by the second cluster is added is received, performs a clearing process of clearing the output data received.

    摘要翻译: 动态可重构电路包括多个簇,每个簇包括一组可重构处理元件。 动态可重构电路能够根据包括处理元件的处理描述和处理元件之间的连接的上下文来动态地改变簇的配置。 簇中的第一簇包括信号发生电路,当接收到改变上下文的指令时,产生指示改变上下文的指令的报告信号; 信号添加电路,其将由所述信号发生电路生成的所述报告信号与从所述第一簇发送到第二簇的输出数据相加; 以及数据清除电路,当接收到添加了由第二群集生成的报告信号的输出数据时,执行清除所接收的输出数据的清除处理。

    Reconfigurable circuit
    10.
    发明授权
    Reconfigurable circuit 有权
    可重构电路

    公开(公告)号:US08099540B2

    公开(公告)日:2012-01-17

    申请号:US11545477

    申请日:2006-10-11

    IPC分类号: G06F13/00 G06F15/00 G06F7/38

    CPC分类号: G06F15/7867

    摘要: A reconfigurable circuit includes a network circuit for controlling connections between the output terminal and the input terminal of an arithmetic unit group, and a first selector connected between the arithmetic unit group and the network circuit. When a first control signal is in a first state, the first selector connects a first terminal of the arithmetic unit group to a first terminal of the network circuit, and also connects a second terminal of the arithmetic unit group to a second terminal of the network circuit. Meanwhile, when the first control signal is in a second state, the first selector connects the first terminal of the arithmetic unit group to the second terminal of the network circuit, and also connects the second terminal of the arithmetic unit group to the first terminal of the network circuit.

    摘要翻译: 可重构电路包括:网络电路,用于控制运算单元组的输出端和输入端之间的连接;以及连接在算术单元组和网络电路之间的第一选择器。 当第一控制信号处于第一状态时,第一选择器将运算单元组的第一端连接到网络电路的第一端,并且将运算单元组的第二端连接到网络的第二终端 电路。 同时,当第一控制信号处于第二状态时,第一选择器将运算单元组的第一端连接到网络电路的第二端,并且将运算单元组的第二端连接到 网络电路。