-
公开(公告)号:US11532509B2
公开(公告)日:2022-12-20
申请号:US16884837
申请日:2020-05-27
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chung-Chiang Wu , Po-Cheng Chen , Kuo-Chan Huang , Pin-Hsuan Yeh , Wei-Chin Lee , Hsien-Ming Lee , Chien-Hao Chen , Chi On Chui
IPC: H01L21/768 , H01L29/78 , H01L29/423
Abstract: A method includes forming a gate electrode on a semiconductor region, recessing the gate electrode to generate a recess, performing a first deposition process to form a first metallic layer on the gate electrode and in the recess, wherein the first deposition process is performed using a first precursor, and performing a second deposition process to form a second metallic layer on the first metallic layer using a second precursor different from the first precursor. The first metallic layer and the second metallic layer comprise a same metal. The method further incudes forming a dielectric hard mask over the second metallic layer, and forming a gate contact plug penetrating through the dielectric hard mask. The gate contact plug contacts a top surface of the second metallic layer.
-
公开(公告)号:US20220367261A1
公开(公告)日:2022-11-17
申请号:US17813806
申请日:2022-07-20
Applicant: Taiwan Semiconductor Manufacturing CO., Ltd.
Inventor: Chung-Chiang Wu , Po-Cheng Chen , Kuo-Chan Huang , Pin-Hsuan Yeh , Wei-Chin Lee , Hsien-Ming Lee , Chien-Hao Chen , Chi On Chui
IPC: H01L21/768 , H01L29/78 , H01L29/423
Abstract: A method includes forming a gate electrode on a semiconductor region, recessing the gate electrode to generate a recess, performing a first deposition process to form a first metallic layer on the gate electrode and in the recess, wherein the first deposition process is performed using a first precursor, and performing a second deposition process to form a second metallic layer on the first metallic layer using a second precursor different from the first precursor. The first metallic layer and the second metallic layer comprise a same metal. The method further incudes forming a dielectric hard mask over the second metallic layer, and forming a gate contact plug penetrating through the dielectric hard mask. The gate contact plug contacts a top surface of the second metallic layer.
-