SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF
    11.
    发明申请
    SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF 有权
    半导体器件及其制造方法

    公开(公告)号:US20140138774A1

    公开(公告)日:2014-05-22

    申请号:US14061355

    申请日:2013-10-23

    Abstract: A semiconductor device includes a base region of a second conduction type provided over a drain region of a first conduction type, an outer peripheral well region of a second conduction type provided to cover the outer peripheral end of the base region and having an impurity concentration lower than that of the base region, a buried electrode buried in the semiconductor substrate not to overlap the outer peripheral well region, plural gate electrodes connected to the buried electrode and buried in the substrate such that each of them is adjacent to a source region, a gate interconnect provided over the substrate to overlap a portion of the outer peripheral well region in a plan view and connected to the buried electrode, and a grounding electrode provided over the substrate and connected to a portion of the outer peripheral well region not overlapping the gate interconnect in a plan view.

    Abstract translation: 半导体器件包括设置在第一导电类型的漏极区域上的第二导电类型的基极区域,设置成覆盖基极区域的外周端并且具有较低的杂质浓度的第二导电类型的外围阱区域 与基极区相比埋入半导体衬底中的不与外围阱区重叠的埋入电极,与埋入电极连接并埋设在基板中的多个栅极,使得它们各自与源极区相邻, 栅极互连设置在所述衬底上以在平面图中与所述外围周边阱区域的一部分重叠并连接到所述掩埋电极,以及接地电极,设置在所述衬底上并连接到所述外部周边阱区域的不与所述栅极重叠的部分 在平面图中互连。

    SEMICONDUCTOR DEVICE AND METHOD FOR MANUFACTURING THE SAME
    12.
    发明申请
    SEMICONDUCTOR DEVICE AND METHOD FOR MANUFACTURING THE SAME 有权
    半导体器件及其制造方法

    公开(公告)号:US20130256783A1

    公开(公告)日:2013-10-03

    申请号:US13766148

    申请日:2013-02-13

    Abstract: A trench gate type MISFET and a diode are formed in a semiconductor substrate. First and second trenches are formed in the semiconductor substrate. A gate electrode is formed in the first trench through a gate insulating film. A dummy gate electrode is formed in the second trench through a dummy gate insulating film. A cathode n+-type semiconductor region and an anode p-type semiconductor region are formed in the semiconductor substrate and the second trench is formed so as to surround the n+-type semiconductor region in a planar view. A part of the anode p-type semiconductor region is formed directly below the n+-type semiconductor region, so that a PN junction is formed between the part of the anode p-type semiconductor region and the n+-type semiconductor region. Thereby a diode is formed. The dummy gate electrode is electrically coupled to one of an anode and a cathode.

    Abstract translation: 沟槽栅型MISFET和二极管形成在半导体衬底中。 第一和第二沟槽形成在半导体衬底中。 栅电极通过栅极绝缘膜形成在第一沟槽中。 虚拟栅电极通过虚拟栅极绝缘膜形成在第二沟槽中。 阴极n +型半导体区域和阳极p型半导体区域形成在半导体衬底中,并且第二沟槽形成为在平面图中包围n +型半导体区域。 阳极p型半导体区域的一部分直接形成在n +型半导体区域正下方,从而在阳极p型半导体区域和n +型半导体区域的部分之间形成PN结。 从而形成二极管。 虚拟栅电极电耦合到阳极和阴极之一。

Patent Agency Ranking