发明授权
- 专利标题: Reception circuit and semiconductor integrated circuit
- 专利标题(中): 接收电路和半导体集成电路
-
申请号: US14136656申请日: 2013-12-20
-
公开(公告)号: US09191187B2公开(公告)日: 2015-11-17
- 发明人: Takayuki Shibasaki , Hirotaka Tamura
- 申请人: FUJITSU LIMITED
- 申请人地址: JP Kawasaki
- 专利权人: FUJITSU LIMITED
- 当前专利权人: FUJITSU LIMITED
- 当前专利权人地址: JP Kawasaki
- 代理机构: Fujitsu Patent Center
- 优先权: JP2013-061286 20130325
- 主分类号: H04L7/02
- IPC分类号: H04L7/02 ; H04L7/00 ; H03L7/00 ; H04L7/033
摘要:
A burst mode CDR detects an edge from a data signal superimposed with a clock, and generates a recovered clock by means of a voltage controlled oscillator whose oscillation operation is reset based on a timing when the edge is detected. A phase adjustment unit adjusts the phase of a data signal so as to coincide with the phase of a recovered clock. A PLL-based CDR adjusts the oscillation frequency of the recovered clock by means of the voltage controlled oscillator, based on a phase difference between a data signal whose phase has been adjusted by the phase adjustment unit and a feedback clock from the voltage controlled oscillator. A determination unit determines the value of the data signal at a timing when the signal level of the recovered clock transitions.
公开/授权文献
- US20140286469A1 RECEPTION CIRCUIT AND SEMICONDUCTOR INTEGRATED CIRCUIT 公开/授权日:2014-09-25
信息查询