Invention Grant
- Patent Title: Write-leveling implementation in programmable logic devices
- Patent Title (中): 在可编程逻辑器件中编写调平实现
-
Application No.: US13349228Application Date: 2012-01-12
-
Publication No.: US08671303B2Publication Date: 2014-03-11
- Inventor: Yan Chong , Bonnie I. Wang , Chiakang Sung , Joseph Huang , Michael H. M. Chu
- Applicant: Yan Chong , Bonnie I. Wang , Chiakang Sung , Joseph Huang , Michael H. M. Chu
- Applicant Address: US CA San Jose
- Assignee: Altera Corporation
- Current Assignee: Altera Corporation
- Current Assignee Address: US CA San Jose
- Agency: Ropes & Gray LLP
- Main IPC: G11C8/00
- IPC: G11C8/00

Abstract:
Circuits, methods, and apparatus for memory interfaces that compensate for skew between a clock signal and DQ/DQS signals that may be caused by a fly-by routing topology. The skew is compensated by clocking the DQ/DQS signals with a phase delayed clock signal, where the phase delay has been calibrated. In one example calibration routine, a clock signal is provided to a receiving device. A DQ/DQS signal is also provided and the timing of their reception compared. A delay of the DQ/DQS signal is changed incrementally until the DQ/DQS signal is aligned with the clock signal at the receiving device. This delay is then used during device operation to delay a signal that clocks registers providing the DQ/DQS signals. Each DQ/DQS group can be aligned to the clock, or the DQS and DQ signals in a group may be independently aligned to the clock at the receiving device.
Public/Granted literature
- US20120106264A1 WRITE-LEVELING IMPLEMENTATION IN PROGRAMMABLE LOGIC DEVICES Public/Granted day:2012-05-03
Information query