Invention Grant
US08482083B2 Semiconductor integrated circuit device including SRAM memory cells having two P-channel MOS transistors and four N-channel MOS transistors and with four wiring layers serving as their gate electrodes
有权
半导体集成电路器件包括具有两个P沟道MOS晶体管和四个N沟道MOS晶体管以及四个布线层作为其栅电极的SRAM存储单元
- Patent Title: Semiconductor integrated circuit device including SRAM memory cells having two P-channel MOS transistors and four N-channel MOS transistors and with four wiring layers serving as their gate electrodes
- Patent Title (中): 半导体集成电路器件包括具有两个P沟道MOS晶体管和四个N沟道MOS晶体管以及四个布线层作为其栅电极的SRAM存储单元
-
Application No.: US12821329Application Date: 2010-06-23
-
Publication No.: US08482083B2Publication Date: 2013-07-09
- Inventor: Kenichi Osada , Masataka Minami , Shuji Ikeda , Koichiro Ishibashi
- Applicant: Kenichi Osada , Masataka Minami , Shuji Ikeda , Koichiro Ishibashi
- Applicant Address: JP Kanagawa
- Assignee: Renesas Electronics Corporation
- Current Assignee: Renesas Electronics Corporation
- Current Assignee Address: JP Kanagawa
- Agency: Antonelli, Terry, Stout & Kraus, LLP.
- Priority: JP11-130945 19990512; JP2000-132848 20000427
- Main IPC: H01L29/76
- IPC: H01L29/76 ; H01L27/11

Abstract:
Prior known static random access memory (SRAM) cells required that a diffusion layer be bent into a key-like shape in order to make electrical contact with a substrate with a P-type well region formed therein, which would result in a decrease in asymmetry leading to occurrence of a problem as to the difficulty in micro-patterning. To avoid this problem, the P-type well region in which an inverter making up an SRAM cell is formed is subdivided into two portions, which are disposed on the opposite sides of an N-type well region NW1 and are formed so that a diffusion layer forming a transistor has no curvature while causing the layout direction to run in a direction parallel to well boundary lines and bit lines. At intermediate locations of an array, regions for use in supply power to the substrate are formed in parallel to word lines in such a manner that one region is provided per group of thirty two memory cell rows or sixty four cell rows.
Public/Granted literature
- US20100301422A1 SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE Public/Granted day:2010-12-02
Information query
IPC分类: