发明授权
US07844886B1 Parallel processing error detection and location circuitry for configuration random-access memory
有权
用于配置随机存取存储器的并行处理错误检测和位置电路
- 专利标题: Parallel processing error detection and location circuitry for configuration random-access memory
- 专利标题(中): 用于配置随机存取存储器的并行处理错误检测和位置电路
-
申请号: US11436967申请日: 2006-05-16
-
公开(公告)号: US07844886B1公开(公告)日: 2010-11-30
- 发明人: Ninh D. Ngo
- 申请人: Ninh D. Ngo
- 申请人地址: US CA San Jose
- 专利权人: Altera Corporation
- 当前专利权人: Altera Corporation
- 当前专利权人地址: US CA San Jose
- 代理机构: Treyz Law Group
- 代理商 G. Victor Treyz; David C. Kellogg
- 主分类号: H03M13/00
- IPC分类号: H03M13/00
摘要:
Error detection and error location determination circuitry is provided for detecting and locating soft errors in random-access-memory arrays on programmable integrated circuits. The random-access-memory arrays contain rows and columns of random-access-memory cells. Some of the cells are loaded with configuration data and produce static output signals that are used to program associated regions of programmable logic. Cyclic redundancy check error correction check bits are computed for each column of an array. The cyclic redundancy check error correction check bits are stored in corresponding columns of cells in the array. During normal operation of an integrated circuit in a system, the cells are subject to soft errors caused by background radiation strikes. The error detection and error location determination circuitry uses parallel processing to continuously monitor the data to identify the row and column location of each error.
信息查询
IPC分类: