- 专利标题: Interposer providing low-inductance decoupling capacitance for a packaged integrated circuit
-
申请号: US11074967申请日: 2005-03-08
-
公开(公告)号: US06961231B1公开(公告)日: 2005-11-01
- 发明人: Mark A. Alexander , Robert O. Conn , Steven J. Carey
- 申请人: Mark A. Alexander , Robert O. Conn , Steven J. Carey
- 申请人地址: US CA San Jose
- 专利权人: Xilinx, Inc.
- 当前专利权人: Xilinx, Inc.
- 当前专利权人地址: US CA San Jose
- 代理商 Lois D. Cartier; LeRoy D. Maunu
- 主分类号: H01G4/232
- IPC分类号: H01G4/232 ; H01G4/35 ; H01L23/498 ; H05K1/02 ; H05K1/14 ; H05K1/16 ; H01G4/06
摘要:
Structures that provide decoupling capacitance to packaged IC devices with reduced capacitor and via parasitic inductance. A capacitive interposer structure is physically interposed between the packaged IC and the PCB, thus eliminating the leads and vias that traverse the PCB in known structures. A capacitive interposer is mounted to a PCB and the packaged IC is mounted on the interposer. The interposer has an array of lands on an upper surface, to which the packaged IC is coupled, and an array of terminals on a lower surface, which are coupled to the PCB. Electrically conductive vias interconnect each land with an associated terminal on the opposite surface of the interposer. Within the interposer, layers of a conductive material alternate with layers of a dielectric material, thus forming parallel plate capacitors between adjacent dielectric layers. Each conductive layer is either electrically coupled to, or is electrically isolated from, each via.
信息查询