发明授权
US5157276A Low jitter clock phase adjust system 失效
低抖动时钟相位调整系统

  • 专利标题: Low jitter clock phase adjust system
  • 专利标题(中): 低抖动时钟相位调整系统
  • 申请号: US765785
    申请日: 1991-09-26
  • 公开(公告)号: US5157276A
    公开(公告)日: 1992-10-20
  • 发明人: Arthur J. Metz
  • 申请人: Arthur J. Metz
  • 申请人地址: OR Wilsonville
  • 专利权人: Tektronix, Inc.
  • 当前专利权人: Tektronix, Inc.
  • 当前专利权人地址: OR Wilsonville
  • 主分类号: H03K5/13
  • IPC分类号: H03K5/13 H03K5/135 H03K17/62
Low jitter clock phase adjust system
摘要:
A low jitter clock phase adjust system divides an input clock signal into three clock signals having precisely equal phase differences from each other. The three clock signals are converted into current vectors and input to a trio of two-quadrature multipliers. The current vectors are multiplied by separate control signals generated from an input phase control signal. The separate control signals are generated such that only one of the separate control signals varies at a time. The result is a phase response output that is a linear function of the input phase control signal and that provides a phase adjustment range from -60.degree. to 360.degree..
公开/授权文献
信息查询
0/0