- 专利标题: System Error Correction Code (ECC) Circuitry Routing
-
申请号: US18511440申请日: 2023-11-16
-
公开(公告)号: US20240170091A1公开(公告)日: 2024-05-23
- 发明人: Yoshiro Riho , Hyun Yoo Lee , Yang Lu
- 申请人: Micron Technology, Inc.
- 申请人地址: US ID Boise
- 专利权人: Micron Technology, Inc.
- 当前专利权人: Micron Technology, Inc.
- 当前专利权人地址: US ID Boise
- 主分类号: G11C29/52
- IPC分类号: G11C29/52 ; G11C7/08 ; G11C7/10
摘要:
Described apparatuses and methods provide system error correction code (ECC) circuitry routing that segregates even sense amp (SA) line data sets and odd SA line data sets in a memory, such as a low-power dynamic random-access memory. A memory device may include one or more dies, and a die can have even SA line data sets and odd SA line data sets. The memory device may also include ECC circuitry comprising one or more ECC engines. By segregating the data sets, instead of coupling even and odd SA line data sets to a single ECC engine, double-bit errors on a single word line may be separated into two single-bit errors. Thus, by utilizing system ECC circuitry routing in this way, even a one-bit ECC algorithm may be used to correct double bits, which may increase data reliability.
信息查询