Invention Publication
- Patent Title: MEMORY DEVICE WITH DYNAMIC CACHE MANAGEMENT
-
Application No.: US18395363Application Date: 2023-12-22
-
Publication No.: US20240126690A1Publication Date: 2024-04-18
- Inventor: Kishore Kumar Muchherla , Peter Feeley , Ashutosh Malshe , Daniel J. Hubbard , Christopher S. Hale , Kevin R. Brandt , Sampath K. Ratnam , Yun Li , Marc S. Hamilton
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Main IPC: G06F12/02
- IPC: G06F12/02 ; G06F3/06 ; G06F12/00 ; G06F12/06 ; G06F12/0891

Abstract:
A memory system includes a memory array having a plurality of memory cells; and a controller coupled to the memory array, the controller configured to: designate a storage mode for a target set of memory cells based on valid data in a source block, wherein the target set of memory cells are configured with a capacity to store up to a maximum number of bits per cell, and the storage mode is for dynamically configuring the target set of memory cells in as cache memory that stores a number of bits less per cell than the corresponding maximum capacity.
Public/Granted literature
- US12216573B2 Memory device with dynamic cache management Public/Granted day:2025-02-04
Information query