Invention Publication
- Patent Title: VALIDATING READ LEVEL VOLTAGE IN MEMORY DEVICES
-
Application No.: US17979534Application Date: 2022-11-02
-
Publication No.: US20230176741A1Publication Date: 2023-06-08
- Inventor: Jeffrey S. McNeil , Eric N. Lee , Vamsi Pavan Rayaprolu , Sivagnanam Parthasarathy , Kishore Kumar Muchherla , Patrick R. Khayat , Violante Moschiano
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Main IPC: G06F3/06
- IPC: G06F3/06

Abstract:
Described are systems and methods for validating read level voltage in memory devices. An example memory device comprises: a memory array comprising a plurality of memory cells electrically coupled to a plurality of wordlines; and a controller coupled to the memory array, the controller to perform operations comprising: causing a read level voltage to be applied to a specified wordline of the plurality of wordlines; receiving an actual bit count reflecting a number of memory cells that have their respective threshold voltages below the read level voltage; and responsive to determining that a difference of an expected bit count and the actual bit count exceeds a predetermined threshold value, adjusting the read level voltage.
Information query