Invention Application
- Patent Title: Silicon-Containing Layer for Bit Line Resistance Reduction
-
Application No.: US17861412Application Date: 2022-07-11
-
Publication No.: US20220406790A1Publication Date: 2022-12-22
- Inventor: Tom Ho Wing Yu , Nobuyuki Sasaki , Jianxin Lei , Wenting Hou , Rongjun Wang , Tza-Jing Gung
- Applicant: Applied Materials, Inc.
- Applicant Address: US CA Santa Clara
- Assignee: Applied Materials, Inc.
- Current Assignee: Applied Materials, Inc.
- Current Assignee Address: US CA Santa Clara
- Main IPC: H01L27/108
- IPC: H01L27/108

Abstract:
Bit line stacks and methods of forming bit line stacks are described herein. A bit line stack comprises: a polysilicon layer; an adhesion layer on the polysilicon layer; a barrier metal layer on the adhesion layer; an interface layer on the barrier metal layer; a resistance reducing layer on the interface layer; and a conductive layer on the resistance reducing layer. A bit line stack having the resistance reducing layer has a resistance at least 5% lower than a comparable bit line stack without the resistance reducing layer. The resistance reducing layer may include silicon oxide or silicon nitride. The resistance reducing layer may be formed using one or more of a physical vapor deposition (PVD), a radio frequency-PVD, a pulsed-PVD, chemical vapor deposition (CVD), atomic layer deposition (ALD) or sputtering process.
Public/Granted literature
- US11626410B2 Silicon-containing layer for bit line resistance reduction Public/Granted day:2023-04-11
Information query
IPC分类: