Invention Application
- Patent Title: NANOSCALE-ALIGNED THREE-DIMENSIONAL STACKED INTEGRATED CIRCUIT
-
Application No.: US16957046Application Date: 2018-12-21
-
Publication No.: US20210366771A1Publication Date: 2021-11-25
- Inventor: Sidlgata V. Sreenivasan , Paras Ajay , Aseem Sayal , Ovadia Abed , Mark McDermott , Jaydeep Kulkarni , Shrawan Singhal
- Applicant: Board of Regents, The University of Texas System
- Applicant Address: US TX Austin
- Assignee: Board of Regents, The University of Texas System
- Current Assignee: Board of Regents, The University of Texas System
- Current Assignee Address: US TX Austin
- International Application: PCT/US2018/067322 WO 20181221
- Main IPC: H01L21/768
- IPC: H01L21/768 ; H01L23/48 ; H01L23/538 ; H01L23/544 ; H01L27/06 ; H01L25/00 ; H01L25/065 ; H01L23/00

Abstract:
A method for fabricating a three-dimensional (3D) stacked integrated circuit. Pick-and-place strategies are used to stack the source wafers with device layers fabricated using standard two-dimensional (2D) semiconductor fabrication technologies. The source wafers may be stacked in either a sequential or parallel fashion. The stacking may be in a face-to-face, face-to-back, back-to-face or back-to-back fashion. The source wafers that are stacked in a face-to-back, back-to-face or back-to-back fashion may be connected using Through Silicon Vias (TSVs). Alternatively, source wafers that are stacked in a face-to-face fashion may be connected using Inter Layer Vias (ILVs).
Public/Granted literature
- US11600525B2 Nanoscale-aligned three-dimensional stacked integrated circuit Public/Granted day:2023-03-07
Information query
IPC分类: