- 专利标题: A METHOD AND RELATED APPARATUS FOR REDUCING GATE-INDUCED DRAIN LEAKAGE IN SEMICONDUCTOR DEVICES
-
申请号: US16693670申请日: 2019-11-25
-
公开(公告)号: US20200091310A1公开(公告)日: 2020-03-19
- 发明人: Kong-Beng Thei , Chien-Chih Chou , Hsiao-Chin Tuan , Yi-Huan Chen , Alexander Kalnitsky
- 申请人: Taiwan Semiconductor Manufacturing Co., Ltd.
- 主分类号: H01L29/66
- IPC分类号: H01L29/66 ; H01L21/768 ; H01L29/78
摘要:
In some embodiments, a semiconductor device is provided. The semiconductor device includes a pair of source/drain regions disposed in a semiconductor substrate, where the source/drain regions are laterally spaced. A gate electrode is disposed over the semiconductor substrate between the source/drain regions. Sidewall spacers are disposed over the semiconductor substrate on opposite sides of the gate electrode. A silicide blocking structure is disposed over the sidewalls spacers, where respective sides of the source/drain regions facing the gate electrode are spaced apart from outer sides of the sidewall spacers and are substantially aligned with outer sidewalls of the silicide blocking structure.
公开/授权文献
信息查询
IPC分类: