发明申请
- 专利标题: Critical Path Architect
-
申请号: US15817643申请日: 2017-11-20
-
公开(公告)号: US20180074116A1公开(公告)日: 2018-03-15
- 发明人: Satheesh Balasubramanian , Shardendu Shekhar , James Dennis Dodrill , Sainarayanan Karatholuvu Suryanarayanan
- 申请人: ARM Limited
- 主分类号: G01R31/28
- IPC分类号: G01R31/28 ; G06F17/50
摘要:
Various implementations described herein are directed to a system and methods for implementing a critical path architect. In one implementation, the critical path architect may be implemented with a system having a processor and memory including instructions stored thereon that, when executed by the processor, cause the processor to analyze timing data of an integrated circuit. The timing data may include transition times for cells along paths of the integrated circuit. The instructions may cause the processor to identify instances of timing degradation for the cells along the paths of the integrated circuit. The instructions may cause the processor to recommend changes for the instances of the cells along the paths having timing degradation.
信息查询