Invention Application
- Patent Title: COALESCING ADJACENT GATHER/SCATTER OPERATIONS
-
Application No.: US14976216Application Date: 2015-12-21
-
Publication No.: US20160103684A1Publication Date: 2016-04-14
- Inventor: Andrew T. Forsyth , Brian J. Hickmann , Jonathan C. Hall , Christopher J. Hughes
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Main IPC: G06F9/30
- IPC: G06F9/30 ; G06F12/08 ; G06F12/10 ; G06F15/80

Abstract:
According to one embodiment, a processor includes an instruction decoder to decode a first instruction to gather data elements from memory, the first instruction having a first operand specifying a first storage location and a second operand specifying a first memory address storing a plurality of data elements. The processor further includes an execution unit coupled to the instruction decoder, in response to the first instruction, to read contiguous a first and a second of the data elements from a memory location based on the first memory address indicated by the second operand, and to store the first data element in a first entry of the first storage location and a second data element in a second entry of a second storage location corresponding to the first entry of the first storage location.
Public/Granted literature
- US09626193B2 Coalescing adjacent gather/scatter operations Public/Granted day:2017-04-18
Information query