Invention Application
- Patent Title: COMPENSATION SCHEME FOR NON-VOLATILE MEMORY
-
Application No.: US13773078Application Date: 2013-02-21
-
Publication No.: US20140233329A1Publication Date: 2014-08-21
- Inventor: Yingchang Chen , Pankaj Kalra , Chandrasekhar Gorla
- Applicant: SANDISK 3D LLC
- Applicant Address: US CA Milpitas
- Assignee: SANDISK 3D LLC
- Current Assignee: SANDISK 3D LLC
- Current Assignee Address: US CA Milpitas
- Main IPC: G11C7/00
- IPC: G11C7/00

Abstract:
Methods for performing parallel voltage and current compensation during reading and/or writing of memory cells in a memory array are described. In some embodiments, the compensation may include adjusting a bit line voltage and/or bit line reference current applied to a memory cell based on a memory array zone, a bit line layer, and a memory cell direction associated with the memory cell. The compensation may include adjusting the bit line voltage and/or bit line reference current on a per memory cell basis depending on memory cell specific characteristics. In some embodiments, a read/write circuit for reading and/or writing a memory cell may select a bit line voltage from a plurality of bit line voltage options to be applied to the memory cell based on whether the memory cell has been characterized as a strong, weak, or typical memory cell.
Public/Granted literature
- US08885400B2 Compensation scheme for non-volatile memory Public/Granted day:2014-11-11
Information query