Invention Application
- Patent Title: Multiple chip package and IC chips
- Patent Title (中): 多芯片封装和IC芯片
-
Application No.: US11043993Application Date: 2005-01-28
-
Publication No.: US20060092752A1Publication Date: 2006-05-04
- Inventor: Fusao Seki , Tatsushi Otsuka , Masanori Kurita , Shinnosuke Kamata , Toshiya Uchida , Hiroyoshi Tomita , Hiroyuki Kobayashi
- Applicant: Fusao Seki , Tatsushi Otsuka , Masanori Kurita , Shinnosuke Kamata , Toshiya Uchida , Hiroyoshi Tomita , Hiroyuki Kobayashi
- Assignee: FUJITSU LIMITED
- Current Assignee: FUJITSU LIMITED
- Priority: JP2004-313411 20041028
- Main IPC: G11C8/00
- IPC: G11C8/00

Abstract:
A clock output pad and a return clock receiving pad are disposed on a logic chip at a portion near a side of an integrated circuit chip and a portion near another side of the integrated circuit chip that opposes to the side. A clock receiving pad is disposed on a memory chip at portion near the side and the other side respectively. The clock receiving pad is electrically connected to the clock output pad and the return clock receiving pad. A plurality of clock signals are supplied from the logic chip to the memory chip, and a plurality of return clock signals are returned from the memory chip to the logic chip.
Public/Granted literature
- US07323789B2 Multiple chip package and IC chips Public/Granted day:2008-01-29
Information query