- 专利标题: Method of fabricating super-junction based vertical gallium nitride JFET and MOSFET power devices
-
申请号: US18371956申请日: 2023-09-22
-
公开(公告)号: US12080757B2公开(公告)日: 2024-09-03
- 发明人: Hao Cui , Clifford Drowley
- 申请人: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
- 申请人地址: US AZ Scottsdale
- 专利权人: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
- 当前专利权人: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
- 当前专利权人地址: US AZ Scottsdale
- 代理商 Kevin B. Jackson
- 分案原申请号: US17350237 2021.06.17
- 主分类号: H01L21/00
- IPC分类号: H01L21/00 ; H01L29/06 ; H01L29/66 ; H01L29/78 ; H01L29/808 ; H01L21/02 ; H01L21/28 ; H01L21/306
摘要:
A method for manufacturing a vertical JFET includes providing a III-nitride substrate having a first conductivity type and forming a first III-nitride layer coupled to the III-nitride substrate. The first III-nitride layer is characterized by a first dopant concentration and the first conductivity type. The method also includes forming a plurality of trenches within the first III-nitride layer and epitaxially regrowing a second III-nitride structure in the trenches. The second III-nitride structure is characterized by a second conductivity type. The method further includes forming a plurality of III-nitride fins, each coupled to the first III-nitride layer, wherein the plurality of III-nitride fins are separated by one of a plurality of recess regions, and epitaxially regrowing a III-nitride gate layer in the recess regions. The III-nitride gate layer is coupled to the second III-nitride structure and the III-nitride gate layer is characterized by the second conductivity type.
公开/授权文献
信息查询
IPC分类: