Invention Grant
- Patent Title: RRAM circuit and method
-
Application No.: US17856811Application Date: 2022-07-01
-
Publication No.: US12014776B2Publication Date: 2024-06-18
- Inventor: Chung-Cheng Chou , Hsu-Shun Chen , Chien-An Lai , Pei-Ling Tseng , Zheng-Jun Lin
- Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
- Applicant Address: TW Hsinchu
- Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
- Current Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
- Current Assignee Address: TW Hsinchu
- Agency: Hauptman Ham, LLP
- Main IPC: G11C13/00
- IPC: G11C13/00

Abstract:
A memory circuit includes a bias voltage generator including a bias voltage node, an activation voltage generator including a resistive device, and a first amplifier, a drive circuit including a second amplifier including an input terminal coupled to the bias voltage node, and a resistive random-access memory (RRAM) array. The activation voltage generator and the first amplifier are configured to generate a portion of a bias voltage level on the bias voltage node based on a resistance of the resistive device, and the drive circuit is configured to output a drive voltage having the bias voltage level to the RRAM array.
Public/Granted literature
- US20220336016A1 RRAM CIRCUIT AND METHOD Public/Granted day:2022-10-20
Information query