- 专利标题: Multi-element gain memory bit-cell having stacked and folded planar memory elements with and without offset
-
申请号: US17654908申请日: 2022-03-15
-
公开(公告)号: US11955153B1公开(公告)日: 2024-04-09
- 发明人: Rajeev Kumar Dokania , Amrita Mathuriya , Debo Olaosebikan , Tanay Gosavi , Noriyuki Sato , Sasikanth Manipatruni
- 申请人: Kepler Computing Inc.
- 申请人地址: US CA San Francisco
- 专利权人: Kepler Computing Inc.
- 当前专利权人: Kepler Computing Inc.
- 当前专利权人地址: US CA San Francisco
- 代理机构: MUGHAL GAUDRY & FRANKLIN PC
- 主分类号: G11C11/16
- IPC分类号: G11C11/16 ; G11C11/22 ; H01L25/065 ; H01L49/02 ; H10B12/00 ; H10B53/00
摘要:
A configuration for efficiently placing a group of capacitors with one terminal connected to a common node is described. The capacitors are stacked and folded along the common node. In a stack and fold configuration, devices are stacked vertically (directly or with a horizontal offset) with one terminal of the devices being shared to a common node, and further the capacitors are placed along both sides of the common node. The common node is a point of fold. In one example, the devices are capacitors. N number of capacitors can be divided in L number of stack layers such that there are N/L capacitors in each stacked layer. The N/L capacitors are shorted together with an electrode (e.g., bottom electrode). The electrode can be metal, a conducting oxide, or a combination of a conducting oxide and a barrier material. The capacitors can be planar, non-planar or replaced by memory elements.
信息查询