- Patent Title: Semiconductor devices including an isolation insulating pattern with a first bottom surface, a second bottom surface, and a third bottom surface therebetween, where the third bottom surface has a different height than the first and second bottom surfaces
-
Application No.: US17394991Application Date: 2021-08-05
-
Publication No.: US11705451B2Publication Date: 2023-07-18
- Inventor: Inwon Park , Bosoon Kim , Jongsoon Park
- Applicant: Samsung Electronics Co., Ltd.
- Applicant Address: KR Suwon-si
- Assignee: Samsung Electronics Co., Ltd.
- Current Assignee: Samsung Electronics Co., Ltd.
- Current Assignee Address: KR Gyeonggi-do
- Agency: Harness, Dickey & Pierce, P.L.C.
- Priority: KR 20200177715 2020.12.17
- Main IPC: H01L27/088
- IPC: H01L27/088 ; H01L21/762 ; H01L27/02 ; H01L21/308 ; H01L21/8234 ; H01L29/06 ; H01L29/423 ; B82Y10/00 ; H01L29/66 ; H01L29/775 ; H01L29/786 ; H01L27/085 ; H01L29/78

Abstract:
A semiconductor device includes a substrate including a boundary region between first and second regions, first active patterns on the first region, second active patterns on the second region, and an isolation insulating pattern on the boundary region between the first and second active patterns. A width of at least some of the first active patterns have different widths. Widths of the second active patterns may be equal to each other. A bottom surface of the isolation insulating pattern includes a first bottom surface adjacent to a corresponding first active pattern, a second bottom surface adjacent to a corresponding second active pattern, and a third bottom surface between the first bottom surface and the second bottom surface. The third bottom surface is located at a different height from those of the first and second bottom surfaces with respect to a bottom surface of the substrate.
Public/Granted literature
- US20220199616A1 SEMICONDUCTOR DEVICES Public/Granted day:2022-06-23
Information query
IPC分类: