- 专利标题: Silicon-containing layer for bit line resistance reduction
-
申请号: US17351223申请日: 2021-06-17
-
公开(公告)号: US11637107B2公开(公告)日: 2023-04-25
- 发明人: Tom Ho Wing Yu , Nobuyuki Sasaki , Jianxin Lei , Wenting Hou , Rongjun Wang , Tza-Jing Gung
- 申请人: Applied Materials, Inc.
- 申请人地址: US CA Santa Clara
- 专利权人: Applied Materials, Inc.
- 当前专利权人: Applied Materials, Inc.
- 当前专利权人地址: US CA Santa Clara
- 代理机构: Servilla Whitney LLC
- 主分类号: H01L27/108
- IPC分类号: H01L27/108
摘要:
Bit line stacks and methods of forming bit line stacks are described herein. A bit line stack comprises: a polysilicon layer; an adhesion layer on the polysilicon layer; a barrier metal layer on the adhesion layer; an interface layer on the barrier metal layer; a resistance reducing layer on the interface layer; and a conductive layer on the resistance reducing layer. A bit line stack having the resistance reducing layer has a resistance at least 5% lower than a comparable bit line stack without the resistance reducing layer. The resistance reducing layer may include silicon oxide or silicon nitride. The resistance reducing layer may be formed using one or more of a physical vapor deposition (PVD), a radio frequency-PVD, a pulsed-PVD, chemical vapor deposition (CVD), atomic layer deposition (ALD) or sputtering process.
公开/授权文献
信息查询
IPC分类: