- 专利标题: Direct bonded stack structures for increased reliability and improved yield in microelectronics
-
申请号: US16911360申请日: 2020-06-24
-
公开(公告)号: US11296053B2公开(公告)日: 2022-04-05
- 发明人: Cyprian Emeka Uzoh , Rajesh Katkar , Thomas Workman , Guilian Gao , Gaius Gillman Fountain, Jr. , Laura Wills Mirkarimi , Belgacem Haba , Gabriel Z. Guevara , Joy Watanabe
- 申请人: INVENSAS BONDING TECHNOLOGIES, INC.
- 申请人地址: US CA San Jose
- 专利权人: INVENSAS BONDING TECHNOLOGIES, INC.
- 当前专利权人: INVENSAS BONDING TECHNOLOGIES, INC.
- 当前专利权人地址: US CA San Jose
- 代理机构: Lee & Hayes, P.C.
- 主分类号: H01L25/065
- IPC分类号: H01L25/065 ; H01L23/00 ; H01L23/31 ; H01L21/56
摘要:
Direct bonded stack structures for increased reliability and improved yields in microelectronics are provided. Structural features and stack configurations are provided for memory modules and 3DICs to reduce defects in vertically stacked dies. Example processes alleviate warpage stresses between a thicker top die and direct bonded dies beneath it, for example. An etched surface on the top die may relieve warpage stresses. An example stack may include a compliant layer between dies. Another stack configuration replaces the top die with a layer of molding material to circumvent warpage stresses. An array of cavities on a bonding surface can alleviate stress forces. One or more stress balancing layers may also be created on a side of the top die or between other dies to alleviate or counter warpage. Rounding of edges can prevent stresses and pressure forces from being destructively transmitted through die and substrate layers. These measures may be applied together or in combinations in a single package.
信息查询
IPC分类: