- 专利标题: CMOS devices having charged punch-through stopper layer to reduce punch-through and methods of manufacturing the same
-
申请号: US15203987申请日: 2016-07-07
-
公开(公告)号: US10128244B2公开(公告)日: 2018-11-13
- 发明人: Huilong Zhu , Xing Wei
- 申请人: Institute of Microelectronics, Chinese Academy of Sciences
- 申请人地址: CN Beijing
- 专利权人: Institute of Microelectronics, Chinese Academy of Sciences
- 当前专利权人: Institute of Microelectronics, Chinese Academy of Sciences
- 当前专利权人地址: CN Beijing
- 代理机构: Schwegman Lundberg & Woessner, P.A.
- 优先权: CN201510745228 20151105
- 主分类号: H01L21/326
- IPC分类号: H01L21/326 ; H01L29/06 ; H01L27/092 ; H01L21/8238 ; H01L29/10 ; H01L29/66
摘要:
Provided are a CMOS device having a charged punch-through stopper (PTS) layer to reduce punch-through and a method of manufacturing the same. In an embodiment, the CMOS semiconductor device includes an n-type device and a p-type device. The n-type device and the p-type device each may include: a fin structure formed on a substrate; an isolation layer formed on the substrate, wherein a portion of the fin structure above the isolation layer acts as a fin of the n-type device or the p-type device; a charged PTS layer formed on side walls of a portion of the fin structure beneath the fin; and a gate stack formed on the isolation layer and intersecting the fin. For the n-type device, the PTS layer has net negative charges, and for the p-type device, the PTS layer has net positive charges.
公开/授权文献
信息查询
IPC分类: