- 专利标题: All digital phase locked loop
-
申请号: US15795703申请日: 2017-10-27
-
公开(公告)号: US10038451B2公开(公告)日: 2018-07-31
- 发明人: Jae Yoon Sim , Min Seob Lee , In Hwa Jung , Yong Ju Kim
- 申请人: SK hynix Inc. , POSTECH ACADEMY-INDUSTRY FOUNDATION
- 申请人地址: KR Icheon KR Pohang
- 专利权人: SK HYNIX INC.,POSTECH ACADEMY-INDUSTRY FOUNDATION
- 当前专利权人: SK HYNIX INC.,POSTECH ACADEMY-INDUSTRY FOUNDATION
- 当前专利权人地址: KR Icheon KR Pohang
- 优先权: KR10-2016-0178753 20161226
- 主分类号: H03L7/099
- IPC分类号: H03L7/099 ; H03L7/07
摘要:
An all digital phase locked loop (ADPLL) includes an integer part phase processing circuit that outputs an integer part frequency signal using a first value and a second value. The first value is obtained by counting edges of one of a plurality of output clock signals. The second value indicates current edge position information on an edge position of an external reference clock signal with respect to the plurality of output clock signals. The ADPLL further includes a fraction part phase processing circuit that selects two adjacent output clock signals of the plurality of output clock signals according to a prediction selection signal and that generates a fraction part frequency signal using the fraction part phase signal, the prediction selection signal being generated according to a fraction part phase signal indicating fraction part phase information and a signal indicating the current edge position information.
公开/授权文献
- US20180183447A1 ALL DIGITAL PHASE LOCKED LOOP 公开/授权日:2018-06-28
信息查询