-
公开(公告)号:US20200260036A1
公开(公告)日:2020-08-13
申请号:US16657164
申请日:2019-10-18
Applicant: Samsung Electronics Co., Ltd.
Inventor: Yun Hwan Jung , Sun Yool Kang , Kyung Tae Kim , Hee Sung Chae
IPC: H04N5/378
Abstract: A correlated double sampling (CDS) circuit including a comparator, the comparator including: a signal input unit including a first transistor configured to receive a ramp signal and a second transistor configured to receive a pixel signal; and an offset generator unit connected to the signal input unit, the offset generator unit including at least two transistors, wherein in the offset generator unit, an aspect ratio of the at least two transistors in an auto-zeroing period and an aspect ratio of the at least two transistors in a pixel signal decoding period are different from each other.
-
公开(公告)号:US10986298B2
公开(公告)日:2021-04-20
申请号:US16657164
申请日:2019-10-18
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Yun Hwan Jung , Sun Yool Kang , Kyung Tae Kim , Hee Sung Chae
IPC: H04N5/378
Abstract: A correlated double sampling (CDS) circuit including a comparator, the comparator including: a signal input unit including a first transistor configured to receive a ramp signal and a second transistor configured to receive a pixel signal; and an offset generator unit connected to the signal input unit, the offset generator unit including at least two transistors, wherein in the offset generator unit, an aspect ratio of the at least two transistors in an auto-zeroing period and an aspect ratio of the at least two transistors in a pixel signal decoding period are different from each other.
-